Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
69563944 |
69562340 |
0 |
0 |
selKnown1 |
87813296 |
87811692 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69563944 |
69562340 |
0 |
0 |
T1 |
10 |
9 |
0 |
0 |
T2 |
84 |
83 |
0 |
0 |
T3 |
121 |
120 |
0 |
0 |
T4 |
222324 |
222322 |
0 |
0 |
T5 |
55021 |
55019 |
0 |
0 |
T6 |
39008 |
39007 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
11 |
9 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
89 |
87 |
0 |
0 |
T15 |
1 |
91 |
0 |
0 |
T16 |
294747 |
295060 |
0 |
0 |
T17 |
0 |
588012 |
0 |
0 |
T18 |
0 |
129004 |
0 |
0 |
T19 |
0 |
251483 |
0 |
0 |
T20 |
0 |
166350 |
0 |
0 |
T21 |
0 |
17380 |
0 |
0 |
T22 |
0 |
155019 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87813296 |
87811692 |
0 |
0 |
T1 |
4245 |
4244 |
0 |
0 |
T2 |
74340 |
74339 |
0 |
0 |
T3 |
24603 |
24602 |
0 |
0 |
T4 |
481735 |
481734 |
0 |
0 |
T5 |
40495 |
40494 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
1919 |
1918 |
0 |
0 |
T11 |
3792 |
3791 |
0 |
0 |
T12 |
1141 |
1140 |
0 |
0 |
T13 |
815 |
814 |
0 |
0 |
T14 |
30478 |
30477 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
69513312 |
69512510 |
0 |
0 |
selKnown1 |
87812384 |
87811582 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
69513312 |
69512510 |
0 |
0 |
T4 |
222090 |
222089 |
0 |
0 |
T5 |
55008 |
55007 |
0 |
0 |
T6 |
39008 |
39007 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
294747 |
294746 |
0 |
0 |
T17 |
0 |
587617 |
0 |
0 |
T18 |
0 |
129004 |
0 |
0 |
T19 |
0 |
251483 |
0 |
0 |
T20 |
0 |
166350 |
0 |
0 |
T21 |
0 |
17380 |
0 |
0 |
T22 |
0 |
155019 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87812384 |
87811582 |
0 |
0 |
T1 |
4245 |
4244 |
0 |
0 |
T2 |
74340 |
74339 |
0 |
0 |
T3 |
24603 |
24602 |
0 |
0 |
T4 |
481735 |
481734 |
0 |
0 |
T5 |
40495 |
40494 |
0 |
0 |
T10 |
1919 |
1918 |
0 |
0 |
T11 |
3792 |
3791 |
0 |
0 |
T12 |
1141 |
1140 |
0 |
0 |
T13 |
815 |
814 |
0 |
0 |
T14 |
30478 |
30477 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
50632 |
49830 |
0 |
0 |
selKnown1 |
912 |
110 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
50632 |
49830 |
0 |
0 |
T1 |
10 |
9 |
0 |
0 |
T2 |
84 |
83 |
0 |
0 |
T3 |
121 |
120 |
0 |
0 |
T4 |
234 |
233 |
0 |
0 |
T5 |
13 |
12 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
10 |
9 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
88 |
87 |
0 |
0 |
T15 |
0 |
91 |
0 |
0 |
T16 |
0 |
314 |
0 |
0 |
T17 |
0 |
395 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
912 |
110 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |