Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
79066531 |
79064937 |
0 |
0 |
|
selKnown1 |
98712396 |
98710802 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
79066531 |
79064937 |
0 |
0 |
| T1 |
236372 |
236370 |
0 |
0 |
| T2 |
853086 |
853084 |
0 |
0 |
| T3 |
56657 |
56655 |
0 |
0 |
| T4 |
40 |
38 |
0 |
0 |
| T5 |
0 |
63556 |
0 |
0 |
| T7 |
15 |
13 |
0 |
0 |
| T8 |
2 |
0 |
0 |
0 |
| T9 |
80 |
78 |
0 |
0 |
| T10 |
73 |
71 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
16 |
14 |
0 |
0 |
| T13 |
0 |
98 |
0 |
0 |
| T14 |
0 |
79 |
0 |
0 |
| T15 |
0 |
10 |
0 |
0 |
| T16 |
0 |
243234 |
0 |
0 |
| T17 |
0 |
247102 |
0 |
0 |
| T18 |
0 |
158686 |
0 |
0 |
| T19 |
0 |
270387 |
0 |
0 |
| T20 |
0 |
15614 |
0 |
0 |
| T21 |
0 |
44331 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
98712396 |
98710802 |
0 |
0 |
| T1 |
326727 |
326726 |
0 |
0 |
| T2 |
706459 |
706458 |
0 |
0 |
| T3 |
29171 |
29169 |
0 |
0 |
| T4 |
19359 |
19357 |
0 |
0 |
| T5 |
0 |
4 |
0 |
0 |
| T6 |
0 |
5 |
0 |
0 |
| T7 |
7280 |
7278 |
0 |
0 |
| T8 |
925 |
923 |
0 |
0 |
| T9 |
22265 |
22263 |
0 |
0 |
| T10 |
28273 |
28271 |
0 |
0 |
| T11 |
1644 |
1642 |
0 |
0 |
| T12 |
6083 |
6081 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T22 |
0 |
4 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
6 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
79015614 |
79014817 |
0 |
0 |
|
selKnown1 |
98711450 |
98710653 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
79015614 |
79014817 |
0 |
0 |
| T1 |
236293 |
236292 |
0 |
0 |
| T2 |
852762 |
852761 |
0 |
0 |
| T3 |
56656 |
56655 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
0 |
63556 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T16 |
0 |
243234 |
0 |
0 |
| T17 |
0 |
247102 |
0 |
0 |
| T18 |
0 |
158686 |
0 |
0 |
| T19 |
0 |
270387 |
0 |
0 |
| T20 |
0 |
15614 |
0 |
0 |
| T21 |
0 |
44331 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
98711450 |
98710653 |
0 |
0 |
| T1 |
326727 |
326726 |
0 |
0 |
| T2 |
706459 |
706458 |
0 |
0 |
| T3 |
29167 |
29166 |
0 |
0 |
| T4 |
19358 |
19357 |
0 |
0 |
| T7 |
7279 |
7278 |
0 |
0 |
| T8 |
924 |
923 |
0 |
0 |
| T9 |
22264 |
22263 |
0 |
0 |
| T10 |
28272 |
28271 |
0 |
0 |
| T11 |
1643 |
1642 |
0 |
0 |
| T12 |
6082 |
6081 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
50917 |
50120 |
0 |
0 |
|
selKnown1 |
946 |
149 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
50917 |
50120 |
0 |
0 |
| T1 |
79 |
78 |
0 |
0 |
| T2 |
324 |
323 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
39 |
38 |
0 |
0 |
| T7 |
14 |
13 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
79 |
78 |
0 |
0 |
| T10 |
72 |
71 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
15 |
14 |
0 |
0 |
| T13 |
0 |
98 |
0 |
0 |
| T14 |
0 |
79 |
0 |
0 |
| T15 |
0 |
10 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
946 |
149 |
0 |
0 |
| T3 |
4 |
3 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
0 |
4 |
0 |
0 |
| T6 |
0 |
5 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T22 |
0 |
4 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
6 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
3 |
0 |
0 |