Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
78666643 |
78665015 |
0 |
0 |
|
selKnown1 |
97728862 |
97727234 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
78666643 |
78665015 |
0 |
0 |
| T1 |
79 |
78 |
0 |
0 |
| T2 |
373668 |
373666 |
0 |
0 |
| T3 |
7 |
5 |
0 |
0 |
| T4 |
29752 |
29750 |
0 |
0 |
| T5 |
0 |
206719 |
0 |
0 |
| T6 |
0 |
35666 |
0 |
0 |
| T7 |
0 |
19604 |
0 |
0 |
| T8 |
0 |
19481 |
0 |
0 |
| T10 |
2 |
0 |
0 |
0 |
| T11 |
13 |
11 |
0 |
0 |
| T12 |
91 |
89 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
10 |
8 |
0 |
0 |
| T15 |
81 |
79 |
0 |
0 |
| T16 |
1 |
92 |
0 |
0 |
| T17 |
0 |
19361 |
0 |
0 |
| T18 |
0 |
117157 |
0 |
0 |
| T19 |
0 |
807606 |
0 |
0 |
| T20 |
0 |
299341 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
97728862 |
97727234 |
0 |
0 |
| T1 |
26190 |
26189 |
0 |
0 |
| T2 |
142186 |
142185 |
0 |
0 |
| T3 |
2910 |
2909 |
0 |
0 |
| T4 |
35114 |
35113 |
0 |
0 |
| T6 |
3 |
2 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
1817 |
1816 |
0 |
0 |
| T11 |
4945 |
4944 |
0 |
0 |
| T12 |
42084 |
42083 |
0 |
0 |
| T13 |
1696 |
1695 |
0 |
0 |
| T14 |
4065 |
4064 |
0 |
0 |
| T15 |
25347 |
25346 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T22 |
0 |
4 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
78611829 |
78611015 |
0 |
0 |
|
selKnown1 |
97727944 |
97727130 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
78611829 |
78611015 |
0 |
0 |
| T2 |
373456 |
373455 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
29742 |
29741 |
0 |
0 |
| T5 |
0 |
206589 |
0 |
0 |
| T6 |
0 |
35666 |
0 |
0 |
| T7 |
0 |
19604 |
0 |
0 |
| T8 |
0 |
19481 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
0 |
19361 |
0 |
0 |
| T18 |
0 |
117157 |
0 |
0 |
| T19 |
0 |
807606 |
0 |
0 |
| T20 |
0 |
299341 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
97727944 |
97727130 |
0 |
0 |
| T1 |
26190 |
26189 |
0 |
0 |
| T2 |
142186 |
142185 |
0 |
0 |
| T3 |
2910 |
2909 |
0 |
0 |
| T4 |
35114 |
35113 |
0 |
0 |
| T10 |
1817 |
1816 |
0 |
0 |
| T11 |
4945 |
4944 |
0 |
0 |
| T12 |
42084 |
42083 |
0 |
0 |
| T13 |
1696 |
1695 |
0 |
0 |
| T14 |
4065 |
4064 |
0 |
0 |
| T15 |
25347 |
25346 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
54814 |
54000 |
0 |
0 |
|
selKnown1 |
918 |
104 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
54814 |
54000 |
0 |
0 |
| T1 |
79 |
78 |
0 |
0 |
| T2 |
212 |
211 |
0 |
0 |
| T3 |
6 |
5 |
0 |
0 |
| T4 |
10 |
9 |
0 |
0 |
| T5 |
0 |
130 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
12 |
11 |
0 |
0 |
| T12 |
90 |
89 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
9 |
8 |
0 |
0 |
| T15 |
80 |
79 |
0 |
0 |
| T16 |
0 |
92 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
918 |
104 |
0 |
0 |
| T6 |
3 |
2 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
2 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T22 |
0 |
4 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |