Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Toggle Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Totals | 
4 | 
3 | 
75.00  | 
| Total Bits | 
8 | 
6 | 
75.00  | 
| Total Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Total Bits 1->0 | 
4 | 
3 | 
75.00  | 
 |  |  |  | 
| Ports | 
4 | 
3 | 
75.00  | 
| Port Bits | 
8 | 
6 | 
75.00  | 
| Port Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Port Bits 1->0 | 
4 | 
3 | 
75.00  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk0_i | 
Yes | 
Yes | 
T1,T7,T8 | 
Yes | 
T1,T7,T8 | 
INPUT | 
| clk1_i | 
Yes | 
Yes | 
T1,T7,T8 | 
Yes | 
T1,T7,T8 | 
INPUT | 
| sel_i | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| clk_o | 
Yes | 
Yes | 
T1,T7,T8 | 
Yes | 
T1,T7,T8 | 
OUTPUT | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
72606164 | 
72604580 | 
0 | 
0 | 
| 
selKnown1 | 
85500893 | 
85499309 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
72606164 | 
72604580 | 
0 | 
0 | 
| T1 | 
60952 | 
60951 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
78 | 
76 | 
0 | 
0 | 
| T5 | 
12 | 
10 | 
0 | 
0 | 
| T6 | 
97 | 
95 | 
0 | 
0 | 
| T7 | 
13 | 
39040 | 
0 | 
0 | 
| T8 | 
1 | 
13193 | 
0 | 
0 | 
| T9 | 
0 | 
25260 | 
0 | 
0 | 
| T11 | 
0 | 
256522 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
2 | 
0 | 
0 | 
0 | 
| T14 | 
2 | 
0 | 
0 | 
0 | 
| T15 | 
9 | 
7 | 
0 | 
0 | 
| T16 | 
54 | 
53 | 
0 | 
0 | 
| T17 | 
6 | 
5 | 
0 | 
0 | 
| T18 | 
0 | 
13 | 
0 | 
0 | 
| T19 | 
0 | 
82 | 
0 | 
0 | 
| T20 | 
0 | 
580366 | 
0 | 
0 | 
| T21 | 
0 | 
20360 | 
0 | 
0 | 
| T22 | 
0 | 
50332 | 
0 | 
0 | 
| T23 | 
0 | 
196740 | 
0 | 
0 | 
| T24 | 
0 | 
13585 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
85500893 | 
85499309 | 
0 | 
0 | 
| T1 | 
38311 | 
38309 | 
0 | 
0 | 
| T2 | 
1377 | 
1375 | 
0 | 
0 | 
| T3 | 
1459 | 
1457 | 
0 | 
0 | 
| T4 | 
23037 | 
23035 | 
0 | 
0 | 
| T5 | 
5223 | 
5221 | 
0 | 
0 | 
| T6 | 
36869 | 
36867 | 
0 | 
0 | 
| T9 | 
0 | 
1 | 
0 | 
0 | 
| T10 | 
0 | 
3 | 
0 | 
0 | 
| T12 | 
1031 | 
1029 | 
0 | 
0 | 
| T13 | 
948 | 
946 | 
0 | 
0 | 
| T14 | 
790 | 
788 | 
0 | 
0 | 
| T15 | 
5362 | 
5360 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T26 | 
0 | 
1 | 
0 | 
0 | 
| T27 | 
0 | 
4 | 
0 | 
0 | 
| T28 | 
0 | 
2 | 
0 | 
0 | 
| T29 | 
0 | 
2 | 
0 | 
0 | 
| T30 | 
0 | 
1 | 
0 | 
0 | 
| T31 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T7,T8 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T7,T8 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
72556176 | 
72555384 | 
0 | 
0 | 
| 
selKnown1 | 
85499990 | 
85499198 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
72556176 | 
72555384 | 
0 | 
0 | 
| T1 | 
60952 | 
60951 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T7 | 
0 | 
39028 | 
0 | 
0 | 
| T8 | 
0 | 
13193 | 
0 | 
0 | 
| T9 | 
0 | 
25260 | 
0 | 
0 | 
| T11 | 
0 | 
256434 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
1 | 
0 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T20 | 
0 | 
580366 | 
0 | 
0 | 
| T21 | 
0 | 
20360 | 
0 | 
0 | 
| T22 | 
0 | 
50332 | 
0 | 
0 | 
| T23 | 
0 | 
196740 | 
0 | 
0 | 
| T24 | 
0 | 
13585 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
85499990 | 
85499198 | 
0 | 
0 | 
| T1 | 
38306 | 
38305 | 
0 | 
0 | 
| T2 | 
1376 | 
1375 | 
0 | 
0 | 
| T3 | 
1458 | 
1457 | 
0 | 
0 | 
| T4 | 
23036 | 
23035 | 
0 | 
0 | 
| T5 | 
5222 | 
5221 | 
0 | 
0 | 
| T6 | 
36868 | 
36867 | 
0 | 
0 | 
| T12 | 
1030 | 
1029 | 
0 | 
0 | 
| T13 | 
947 | 
946 | 
0 | 
0 | 
| T14 | 
789 | 
788 | 
0 | 
0 | 
| T15 | 
5361 | 
5360 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
49988 | 
49196 | 
0 | 
0 | 
| 
selKnown1 | 
903 | 
111 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
49988 | 
49196 | 
0 | 
0 | 
| T4 | 
77 | 
76 | 
0 | 
0 | 
| T5 | 
11 | 
10 | 
0 | 
0 | 
| T6 | 
96 | 
95 | 
0 | 
0 | 
| T7 | 
13 | 
12 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
0 | 
88 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
1 | 
0 | 
0 | 
0 | 
| T15 | 
8 | 
7 | 
0 | 
0 | 
| T16 | 
54 | 
53 | 
0 | 
0 | 
| T17 | 
6 | 
5 | 
0 | 
0 | 
| T18 | 
0 | 
13 | 
0 | 
0 | 
| T19 | 
0 | 
82 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
903 | 
111 | 
0 | 
0 | 
| T1 | 
5 | 
4 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
0 | 
1 | 
0 | 
0 | 
| T10 | 
0 | 
3 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
1 | 
0 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T25 | 
0 | 
6 | 
0 | 
0 | 
| T26 | 
0 | 
1 | 
0 | 
0 | 
| T27 | 
0 | 
4 | 
0 | 
0 | 
| T28 | 
0 | 
2 | 
0 | 
0 | 
| T29 | 
0 | 
2 | 
0 | 
0 | 
| T30 | 
0 | 
1 | 
0 | 
0 | 
| T31 | 
0 | 
2 | 
0 | 
0 |