Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
85385808 |
85384198 |
0 |
0 |
|
selKnown1 |
103212826 |
103211216 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
85385808 |
85384198 |
0 |
0 |
| T2 |
99 |
98 |
0 |
0 |
| T3 |
69 |
68 |
0 |
0 |
| T4 |
60136 |
60134 |
0 |
0 |
| T5 |
204873 |
204871 |
0 |
0 |
| T6 |
62580 |
62578 |
0 |
0 |
| T7 |
50625 |
50624 |
0 |
0 |
| T10 |
230307 |
230305 |
0 |
0 |
| T11 |
231484 |
231482 |
0 |
0 |
| T12 |
18 |
16 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
7 |
5 |
0 |
0 |
| T15 |
111314 |
111600 |
0 |
0 |
| T16 |
0 |
67546 |
0 |
0 |
| T17 |
0 |
156068 |
0 |
0 |
| T18 |
0 |
325243 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
103212826 |
103211216 |
0 |
0 |
| T1 |
1264 |
1263 |
0 |
0 |
| T2 |
72605 |
72604 |
0 |
0 |
| T3 |
35976 |
35975 |
0 |
0 |
| T4 |
270204 |
270203 |
0 |
0 |
| T5 |
128534 |
128533 |
0 |
0 |
| T6 |
95352 |
95351 |
0 |
0 |
| T7 |
3 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T10 |
119464 |
119463 |
0 |
0 |
| T11 |
330232 |
330231 |
0 |
0 |
| T12 |
4660 |
4659 |
0 |
0 |
| T13 |
1584 |
1583 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T22 |
0 |
6 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
85329969 |
85329164 |
0 |
0 |
|
selKnown1 |
103211906 |
103211101 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
85329969 |
85329164 |
0 |
0 |
| T4 |
60065 |
60064 |
0 |
0 |
| T5 |
204818 |
204817 |
0 |
0 |
| T6 |
62565 |
62564 |
0 |
0 |
| T7 |
50625 |
50624 |
0 |
0 |
| T10 |
230235 |
230234 |
0 |
0 |
| T11 |
231404 |
231403 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
111314 |
111314 |
0 |
0 |
| T16 |
0 |
67546 |
0 |
0 |
| T17 |
0 |
156068 |
0 |
0 |
| T18 |
0 |
325243 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
103211906 |
103211101 |
0 |
0 |
| T1 |
1264 |
1263 |
0 |
0 |
| T2 |
72605 |
72604 |
0 |
0 |
| T3 |
35976 |
35975 |
0 |
0 |
| T4 |
270204 |
270203 |
0 |
0 |
| T5 |
128534 |
128533 |
0 |
0 |
| T6 |
95352 |
95351 |
0 |
0 |
| T10 |
119464 |
119463 |
0 |
0 |
| T11 |
330232 |
330231 |
0 |
0 |
| T12 |
4660 |
4659 |
0 |
0 |
| T13 |
1584 |
1583 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
55839 |
55034 |
0 |
0 |
|
selKnown1 |
920 |
115 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
55839 |
55034 |
0 |
0 |
| T2 |
99 |
98 |
0 |
0 |
| T3 |
69 |
68 |
0 |
0 |
| T4 |
71 |
70 |
0 |
0 |
| T5 |
55 |
54 |
0 |
0 |
| T6 |
15 |
14 |
0 |
0 |
| T10 |
72 |
71 |
0 |
0 |
| T11 |
80 |
79 |
0 |
0 |
| T12 |
17 |
16 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
6 |
5 |
0 |
0 |
| T15 |
0 |
286 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
920 |
115 |
0 |
0 |
| T7 |
3 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T19 |
0 |
2 |
0 |
0 |
| T20 |
0 |
4 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T22 |
0 |
6 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |