Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
83192837 |
83191201 |
0 |
0 |
selKnown1 |
110199138 |
110197502 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
83192837 |
83191201 |
0 |
0 |
T1 |
259083 |
259081 |
0 |
0 |
T2 |
78 |
76 |
0 |
0 |
T3 |
101 |
99 |
0 |
0 |
T4 |
36446 |
36444 |
0 |
0 |
T5 |
0 |
25594 |
0 |
0 |
T6 |
0 |
15927 |
0 |
0 |
T7 |
0 |
76327 |
0 |
0 |
T8 |
70 |
68 |
0 |
0 |
T9 |
82 |
80 |
0 |
0 |
T10 |
15 |
13 |
0 |
0 |
T11 |
98 |
96 |
0 |
0 |
T12 |
3 |
1 |
0 |
0 |
T13 |
59 |
57 |
0 |
0 |
T14 |
0 |
13305 |
0 |
0 |
T15 |
0 |
627091 |
0 |
0 |
T16 |
0 |
27332 |
0 |
0 |
T17 |
0 |
23062 |
0 |
0 |
T18 |
0 |
221336 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110199138 |
110197502 |
0 |
0 |
T1 |
185597 |
185596 |
0 |
0 |
T2 |
29270 |
29269 |
0 |
0 |
T3 |
29485 |
29484 |
0 |
0 |
T4 |
20490 |
20488 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T8 |
21418 |
21417 |
0 |
0 |
T9 |
35801 |
35799 |
0 |
0 |
T10 |
7642 |
7640 |
0 |
0 |
T11 |
37003 |
37001 |
0 |
0 |
T12 |
785 |
783 |
0 |
0 |
T13 |
29189 |
29187 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
83135173 |
83134355 |
0 |
0 |
selKnown1 |
110198195 |
110197377 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
83135173 |
83134355 |
0 |
0 |
T1 |
258985 |
258984 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
36445 |
36444 |
0 |
0 |
T5 |
0 |
25585 |
0 |
0 |
T6 |
0 |
15927 |
0 |
0 |
T7 |
0 |
76327 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
0 |
13305 |
0 |
0 |
T15 |
0 |
627091 |
0 |
0 |
T16 |
0 |
27332 |
0 |
0 |
T17 |
0 |
23062 |
0 |
0 |
T18 |
0 |
221336 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110198195 |
110197377 |
0 |
0 |
T1 |
185597 |
185596 |
0 |
0 |
T2 |
29270 |
29269 |
0 |
0 |
T3 |
29485 |
29484 |
0 |
0 |
T4 |
20487 |
20486 |
0 |
0 |
T8 |
21418 |
21417 |
0 |
0 |
T9 |
35800 |
35799 |
0 |
0 |
T10 |
7641 |
7640 |
0 |
0 |
T11 |
37002 |
37001 |
0 |
0 |
T12 |
784 |
783 |
0 |
0 |
T13 |
29188 |
29187 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57664 |
56846 |
0 |
0 |
selKnown1 |
943 |
125 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57664 |
56846 |
0 |
0 |
T1 |
98 |
97 |
0 |
0 |
T2 |
77 |
76 |
0 |
0 |
T3 |
100 |
99 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
0 |
9 |
0 |
0 |
T8 |
69 |
68 |
0 |
0 |
T9 |
81 |
80 |
0 |
0 |
T10 |
14 |
13 |
0 |
0 |
T11 |
97 |
96 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
58 |
57 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
943 |
125 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |