Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
90676241 |
90674601 |
0 |
0 |
selKnown1 |
108566149 |
108564509 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90676241 |
90674601 |
0 |
0 |
T1 |
87 |
86 |
0 |
0 |
T2 |
11 |
10 |
0 |
0 |
T3 |
73 |
72 |
0 |
0 |
T4 |
9009 |
9007 |
0 |
0 |
T5 |
20491 |
20489 |
0 |
0 |
T6 |
57128 |
57144 |
0 |
0 |
T7 |
0 |
59595 |
0 |
0 |
T8 |
0 |
40348 |
0 |
0 |
T10 |
0 |
214276 |
0 |
0 |
T11 |
90 |
89 |
0 |
0 |
T12 |
11 |
9 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
82 |
80 |
0 |
0 |
T15 |
79 |
77 |
0 |
0 |
T16 |
1 |
10 |
0 |
0 |
T17 |
0 |
34299 |
0 |
0 |
T18 |
0 |
88932 |
0 |
0 |
T19 |
0 |
35356 |
0 |
0 |
T20 |
0 |
84118 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108566149 |
108564509 |
0 |
0 |
T1 |
33319 |
33318 |
0 |
0 |
T2 |
3723 |
3722 |
0 |
0 |
T3 |
27903 |
27902 |
0 |
0 |
T4 |
5061 |
5060 |
0 |
0 |
T5 |
30800 |
30799 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T11 |
40219 |
40218 |
0 |
0 |
T12 |
5712 |
5711 |
0 |
0 |
T13 |
910 |
909 |
0 |
0 |
T14 |
31059 |
31058 |
0 |
0 |
T15 |
32262 |
32261 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
90618671 |
90617851 |
0 |
0 |
selKnown1 |
108565213 |
108564393 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90618671 |
90617851 |
0 |
0 |
T4 |
9008 |
9007 |
0 |
0 |
T5 |
20485 |
20484 |
0 |
0 |
T6 |
57128 |
57127 |
0 |
0 |
T7 |
0 |
59595 |
0 |
0 |
T8 |
0 |
40348 |
0 |
0 |
T10 |
0 |
214276 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
0 |
34299 |
0 |
0 |
T18 |
0 |
88932 |
0 |
0 |
T19 |
0 |
35356 |
0 |
0 |
T20 |
0 |
84118 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108565213 |
108564393 |
0 |
0 |
T1 |
33319 |
33318 |
0 |
0 |
T2 |
3723 |
3722 |
0 |
0 |
T3 |
27903 |
27902 |
0 |
0 |
T4 |
5061 |
5060 |
0 |
0 |
T5 |
30800 |
30799 |
0 |
0 |
T11 |
40219 |
40218 |
0 |
0 |
T12 |
5712 |
5711 |
0 |
0 |
T13 |
910 |
909 |
0 |
0 |
T14 |
31059 |
31058 |
0 |
0 |
T15 |
32262 |
32261 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57570 |
56750 |
0 |
0 |
selKnown1 |
936 |
116 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57570 |
56750 |
0 |
0 |
T1 |
87 |
86 |
0 |
0 |
T2 |
11 |
10 |
0 |
0 |
T3 |
73 |
72 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
6 |
5 |
0 |
0 |
T6 |
0 |
17 |
0 |
0 |
T11 |
90 |
89 |
0 |
0 |
T12 |
10 |
9 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
81 |
80 |
0 |
0 |
T15 |
78 |
77 |
0 |
0 |
T16 |
0 |
10 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
936 |
116 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |