Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
92639175 |
92637535 |
0 |
0 |
|
selKnown1 |
117735240 |
117733600 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92639175 |
92637535 |
0 |
0 |
| T1 |
61 |
60 |
0 |
0 |
| T2 |
11 |
10 |
0 |
0 |
| T3 |
73462 |
73460 |
0 |
0 |
| T4 |
15 |
13 |
0 |
0 |
| T5 |
10751 |
10749 |
0 |
0 |
| T6 |
0 |
15690 |
0 |
0 |
| T7 |
0 |
57354 |
0 |
0 |
| T8 |
0 |
63639 |
0 |
0 |
| T9 |
0 |
83018 |
0 |
0 |
| T10 |
75 |
73 |
0 |
0 |
| T11 |
8 |
6 |
0 |
0 |
| T12 |
83 |
81 |
0 |
0 |
| T13 |
75 |
73 |
0 |
0 |
| T14 |
61 |
59 |
0 |
0 |
| T15 |
1 |
56 |
0 |
0 |
| T16 |
0 |
77450 |
0 |
0 |
| T17 |
0 |
20121 |
0 |
0 |
| T18 |
0 |
195456 |
0 |
0 |
| T19 |
0 |
65809 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
117735240 |
117733600 |
0 |
0 |
| T1 |
28394 |
28393 |
0 |
0 |
| T2 |
5812 |
5811 |
0 |
0 |
| T3 |
38642 |
38640 |
0 |
0 |
| T4 |
7012 |
7010 |
0 |
0 |
| T5 |
5318 |
5316 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T10 |
33284 |
33282 |
0 |
0 |
| T11 |
33231 |
33229 |
0 |
0 |
| T12 |
24973 |
24971 |
0 |
0 |
| T13 |
24761 |
24759 |
0 |
0 |
| T14 |
18382 |
18380 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T3,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
92577772 |
92576952 |
0 |
0 |
|
selKnown1 |
117734285 |
117733465 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
92577772 |
92576952 |
0 |
0 |
| T3 |
73461 |
73460 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
10749 |
10748 |
0 |
0 |
| T6 |
0 |
15690 |
0 |
0 |
| T7 |
0 |
57354 |
0 |
0 |
| T8 |
0 |
63639 |
0 |
0 |
| T9 |
0 |
83018 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
0 |
77450 |
0 |
0 |
| T17 |
0 |
20121 |
0 |
0 |
| T18 |
0 |
195456 |
0 |
0 |
| T19 |
0 |
65809 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
117734285 |
117733465 |
0 |
0 |
| T1 |
28394 |
28393 |
0 |
0 |
| T2 |
5812 |
5811 |
0 |
0 |
| T3 |
38636 |
38635 |
0 |
0 |
| T4 |
7011 |
7010 |
0 |
0 |
| T5 |
5317 |
5316 |
0 |
0 |
| T10 |
33283 |
33282 |
0 |
0 |
| T11 |
33230 |
33229 |
0 |
0 |
| T12 |
24972 |
24971 |
0 |
0 |
| T13 |
24760 |
24759 |
0 |
0 |
| T14 |
18381 |
18380 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
61403 |
60583 |
0 |
0 |
|
selKnown1 |
955 |
135 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
61403 |
60583 |
0 |
0 |
| T1 |
61 |
60 |
0 |
0 |
| T2 |
11 |
10 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
14 |
13 |
0 |
0 |
| T5 |
2 |
1 |
0 |
0 |
| T10 |
74 |
73 |
0 |
0 |
| T11 |
7 |
6 |
0 |
0 |
| T12 |
82 |
81 |
0 |
0 |
| T13 |
74 |
73 |
0 |
0 |
| T14 |
60 |
59 |
0 |
0 |
| T15 |
0 |
56 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
955 |
135 |
0 |
0 |
| T3 |
6 |
5 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T7 |
0 |
3 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T22 |
0 |
3 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |