Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : lc_ctrl_csr_assert_fpv
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_fpv_lc_ctrl_csr_assert_0/lc_ctrl_csr_assert_fpv.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.lc_ctrl_csr_assert 100.00 100.00



Module Instance : tb.dut.lc_ctrl_csr_assert

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.47 100.00 83.10 99.89 100.00 84.38 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Assert Coverage for Module : lc_ctrl_csr_assert_fpv
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
TlulOOBAddrErr_A 122243122 13926 0 0
claim_transition_if_regwen_rd_A 122243122 1429 0 0


TlulOOBAddrErr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 122243122 13926 0 0
T38 31700 0 0 0
T43 299214 2 0 0
T59 106042 4 0 0
T62 31323 0 0 0
T63 21396 0 0 0
T86 1703 0 0 0
T87 0 1 0 0
T98 0 9 0 0
T139 0 2 0 0
T140 0 1 0 0
T141 0 2 0 0
T142 0 1 0 0
T143 0 2 0 0
T144 0 4 0 0
T145 114491 0 0 0
T146 1624 0 0 0
T147 22757 0 0 0
T148 45437 0 0 0

claim_transition_if_regwen_rd_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 122243122 1429 0 0
T38 31700 0 0 0
T43 299214 8 0 0
T59 106042 0 0 0
T62 31323 0 0 0
T63 21396 0 0 0
T86 1703 0 0 0
T106 0 36 0 0
T117 0 34 0 0
T120 0 6 0 0
T140 0 1 0 0
T141 0 9 0 0
T143 0 11 0 0
T145 114491 0 0 0
T146 1624 0 0 0
T147 22757 0 0 0
T148 45437 0 0 0
T149 0 2 0 0
T150 0 35 0 0
T151 0 11 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%