Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
91816086 |
91814444 |
0 |
0 |
selKnown1 |
111194591 |
111192949 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91816086 |
91814444 |
0 |
0 |
T1 |
10 |
9 |
0 |
0 |
T2 |
64937 |
64935 |
0 |
0 |
T3 |
74 |
72 |
0 |
0 |
T4 |
142441 |
142440 |
0 |
0 |
T5 |
0 |
50883 |
0 |
0 |
T6 |
0 |
34966 |
0 |
0 |
T7 |
0 |
16079 |
0 |
0 |
T10 |
7 |
5 |
0 |
0 |
T11 |
88 |
86 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
88 |
86 |
0 |
0 |
T14 |
62 |
60 |
0 |
0 |
T15 |
101 |
99 |
0 |
0 |
T16 |
0 |
51 |
0 |
0 |
T17 |
0 |
121383 |
0 |
0 |
T18 |
0 |
149788 |
0 |
0 |
T19 |
0 |
42570 |
0 |
0 |
T20 |
0 |
44821 |
0 |
0 |
T21 |
0 |
42142 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111194591 |
111192949 |
0 |
0 |
T1 |
3493 |
3492 |
0 |
0 |
T2 |
65142 |
65141 |
0 |
0 |
T3 |
34095 |
34094 |
0 |
0 |
T4 |
160526 |
160526 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
21537 |
21536 |
0 |
0 |
T11 |
64969 |
64968 |
0 |
0 |
T12 |
1152 |
1151 |
0 |
0 |
T13 |
35419 |
35418 |
0 |
0 |
T14 |
10801 |
10800 |
0 |
0 |
T15 |
47729 |
47728 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
91754621 |
91753800 |
0 |
0 |
selKnown1 |
111193657 |
111192836 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91754621 |
91753800 |
0 |
0 |
T2 |
64916 |
64915 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
141755 |
141755 |
0 |
0 |
T5 |
0 |
50883 |
0 |
0 |
T6 |
0 |
34966 |
0 |
0 |
T7 |
0 |
16079 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T17 |
0 |
121383 |
0 |
0 |
T18 |
0 |
149788 |
0 |
0 |
T19 |
0 |
42570 |
0 |
0 |
T20 |
0 |
44821 |
0 |
0 |
T21 |
0 |
42142 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111193657 |
111192836 |
0 |
0 |
T1 |
3493 |
3492 |
0 |
0 |
T2 |
65142 |
65141 |
0 |
0 |
T3 |
34095 |
34094 |
0 |
0 |
T4 |
160526 |
160526 |
0 |
0 |
T10 |
21537 |
21536 |
0 |
0 |
T11 |
64969 |
64968 |
0 |
0 |
T12 |
1152 |
1151 |
0 |
0 |
T13 |
35419 |
35418 |
0 |
0 |
T14 |
10801 |
10800 |
0 |
0 |
T15 |
47729 |
47728 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
61465 |
60644 |
0 |
0 |
selKnown1 |
934 |
113 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61465 |
60644 |
0 |
0 |
T1 |
10 |
9 |
0 |
0 |
T2 |
21 |
20 |
0 |
0 |
T3 |
73 |
72 |
0 |
0 |
T4 |
686 |
685 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
87 |
86 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
87 |
86 |
0 |
0 |
T14 |
61 |
60 |
0 |
0 |
T15 |
100 |
99 |
0 |
0 |
T16 |
0 |
51 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
934 |
113 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |