Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
90575180 |
90573532 |
0 |
0 |
selKnown1 |
115636496 |
115634848 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90575180 |
90573532 |
0 |
0 |
T1 |
99 |
98 |
0 |
0 |
T2 |
26747 |
26745 |
0 |
0 |
T3 |
73 |
71 |
0 |
0 |
T4 |
95 |
93 |
0 |
0 |
T5 |
263725 |
263724 |
0 |
0 |
T6 |
54418 |
54416 |
0 |
0 |
T7 |
0 |
40261 |
0 |
0 |
T8 |
0 |
73008 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
90 |
88 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
76 |
74 |
0 |
0 |
T14 |
143513 |
144329 |
0 |
0 |
T15 |
0 |
79 |
0 |
0 |
T16 |
0 |
83 |
0 |
0 |
T17 |
0 |
19860 |
0 |
0 |
T18 |
0 |
199971 |
0 |
0 |
T19 |
0 |
681175 |
0 |
0 |
T20 |
0 |
447372 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115636496 |
115634848 |
0 |
0 |
T1 |
38527 |
38526 |
0 |
0 |
T2 |
28981 |
28980 |
0 |
0 |
T3 |
27370 |
27369 |
0 |
0 |
T4 |
24770 |
24769 |
0 |
0 |
T5 |
206931 |
206931 |
0 |
0 |
T6 |
86550 |
86549 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
2367 |
2366 |
0 |
0 |
T11 |
43519 |
43518 |
0 |
0 |
T12 |
1488 |
1487 |
0 |
0 |
T13 |
34193 |
34192 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
90513829 |
90513005 |
0 |
0 |
selKnown1 |
115635543 |
115634719 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
90513829 |
90513005 |
0 |
0 |
T2 |
26746 |
26745 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
262899 |
262899 |
0 |
0 |
T6 |
54404 |
54403 |
0 |
0 |
T7 |
0 |
40261 |
0 |
0 |
T8 |
0 |
73008 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
143513 |
143513 |
0 |
0 |
T17 |
0 |
19860 |
0 |
0 |
T18 |
0 |
199971 |
0 |
0 |
T19 |
0 |
681175 |
0 |
0 |
T20 |
0 |
447372 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
115635543 |
115634719 |
0 |
0 |
T1 |
38527 |
38526 |
0 |
0 |
T2 |
28981 |
28980 |
0 |
0 |
T3 |
27370 |
27369 |
0 |
0 |
T4 |
24770 |
24769 |
0 |
0 |
T5 |
206931 |
206931 |
0 |
0 |
T6 |
86550 |
86549 |
0 |
0 |
T10 |
2367 |
2366 |
0 |
0 |
T11 |
43519 |
43518 |
0 |
0 |
T12 |
1488 |
1487 |
0 |
0 |
T13 |
34193 |
34192 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
61351 |
60527 |
0 |
0 |
selKnown1 |
953 |
129 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61351 |
60527 |
0 |
0 |
T1 |
99 |
98 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
72 |
71 |
0 |
0 |
T4 |
94 |
93 |
0 |
0 |
T5 |
826 |
825 |
0 |
0 |
T6 |
14 |
13 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
89 |
88 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
75 |
74 |
0 |
0 |
T14 |
0 |
816 |
0 |
0 |
T15 |
0 |
79 |
0 |
0 |
T16 |
0 |
83 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
953 |
129 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |