| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | u_combined_rstn_sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
u_prim_cdc_rand_delay![]()  | 
100.00 | 100.00 | |||||
| u_sync_1 | 100.00 | 100.00 | |||||
| u_sync_2 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | gen_rz_hs_protocol.ack_sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_prim_cdc_rand_delay | 100.00 | 100.00 | |||||
| u_sync_1 | 100.00 | 100.00 | |||||
| u_sync_2 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | gen_rz_hs_protocol.req_sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_prim_cdc_rand_delay | 100.00 | 100.00 | |||||
| u_sync_1 | 100.00 | 100.00 | |||||
| u_sync_2 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | gen_rz_hs_protocol.ack_sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_prim_cdc_rand_delay | 100.00 | 100.00 | |||||
| u_sync_1 | 100.00 | 100.00 | |||||
| u_sync_2 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | gen_rz_hs_protocol.req_sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_prim_cdc_rand_delay | 100.00 | 100.00 | |||||
| u_sync_1 | 100.00 | 100.00 | |||||
| u_sync_2 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_prim_flop_2sync_init | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_sync_1 | 100.00 | 100.00 | 100.00 | ||||
| u_sync_2 | 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_nrz_hs_protocol.req_sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_sync_1 | 100.00 | 100.00 | 100.00 | ||||
| u_sync_2 | 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_nrz_hs_protocol.ack_sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_sync_1 | 100.00 | 100.00 | 100.00 | ||||
| u_sync_2 | 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| u_prim_flop_2sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_sync_1 | 100.00 | 100.00 | 100.00 | ||||
| u_sync_2 | 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_flops.u_prim_flop_2sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_sync_1 | 100.00 | 100.00 | 100.00 | ||||
| u_sync_2 | 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_flops.u_prim_flop_2sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_sync_1 | 100.00 | 100.00 | 100.00 | ||||
| u_sync_2 | 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| gen_flops.u_prim_flop_2sync | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| u_sync_1 | 100.00 | 100.00 | 100.00 | ||||
| u_sync_2 | 100.00 | 100.00 | 100.00 | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 8 | 8 | 100.00 | 
| Total Bits 0->1 | 4 | 4 | 100.00 | 
| Total Bits 1->0 | 4 | 4 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 8 | 8 | 100.00 | 
| Port Bits 0->1 | 4 | 4 | 100.00 | 
| Port Bits 1->0 | 4 | 4 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| d_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| q_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 8 | 8 | 100.00 | 
| Total Bits 0->1 | 4 | 4 | 100.00 | 
| Total Bits 1->0 | 4 | 4 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 8 | 8 | 100.00 | 
| Port Bits 0->1 | 4 | 4 | 100.00 | 
| Port Bits 1->0 | 4 | 4 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| d_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| q_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 8 | 8 | 100.00 | 
| Total Bits 0->1 | 4 | 4 | 100.00 | 
| Total Bits 1->0 | 4 | 4 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 8 | 8 | 100.00 | 
| Port Bits 0->1 | 4 | 4 | 100.00 | 
| Port Bits 1->0 | 4 | 4 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| d_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| q_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 8 | 8 | 100.00 | 
| Total Bits 0->1 | 4 | 4 | 100.00 | 
| Total Bits 1->0 | 4 | 4 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 8 | 8 | 100.00 | 
| Port Bits 0->1 | 4 | 4 | 100.00 | 
| Port Bits 1->0 | 4 | 4 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| d_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| q_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 8 | 8 | 100.00 | 
| Total Bits 0->1 | 4 | 4 | 100.00 | 
| Total Bits 1->0 | 4 | 4 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 8 | 8 | 100.00 | 
| Port Bits 0->1 | 4 | 4 | 100.00 | 
| Port Bits 1->0 | 4 | 4 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| rst_ni | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| d_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| q_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 4 | 4 | 100.00 | 
| Total Bits | 8 | 8 | 100.00 | 
| Total Bits 0->1 | 4 | 4 | 100.00 | 
| Total Bits 1->0 | 4 | 4 | 100.00 | 
| Ports | 4 | 4 | 100.00 | 
| Port Bits | 8 | 8 | 100.00 | 
| Port Bits 0->1 | 4 | 4 | 100.00 | 
| Port Bits 1->0 | 4 | 4 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| rst_ni | Yes | Yes | T1,T3,T4 | Yes | T1,T2,T3 | INPUT | 
| d_i | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | INPUT | 
| q_o | Yes | Yes | T2,T5,T6 | Yes | T2,T5,T6 | OUTPUT | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |