Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Toggle Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Totals | 
4 | 
3 | 
75.00  | 
| Total Bits | 
8 | 
6 | 
75.00  | 
| Total Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Total Bits 1->0 | 
4 | 
3 | 
75.00  | 
 |  |  |  | 
| Ports | 
4 | 
3 | 
75.00  | 
| Port Bits | 
8 | 
6 | 
75.00  | 
| Port Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Port Bits 1->0 | 
4 | 
3 | 
75.00  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk0_i | 
Yes | 
Yes | 
T3,T5,T6 | 
Yes | 
T3,T5,T6 | 
INPUT | 
| clk1_i | 
Yes | 
Yes | 
T3,T5,T6 | 
Yes | 
T3,T5,T6 | 
INPUT | 
| sel_i | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| clk_o | 
Yes | 
Yes | 
T3,T5,T6 | 
Yes | 
T3,T5,T6 | 
OUTPUT | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
87347697 | 
87346049 | 
0 | 
0 | 
| 
selKnown1 | 
114961211 | 
114959563 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
87347697 | 
87346049 | 
0 | 
0 | 
| T2 | 
10 | 
9 | 
0 | 
0 | 
| T3 | 
10752 | 
10750 | 
0 | 
0 | 
| T4 | 
5 | 
3 | 
0 | 
0 | 
| T5 | 
21979 | 
21977 | 
0 | 
0 | 
| T6 | 
78869 | 
78867 | 
0 | 
0 | 
| T7 | 
0 | 
24443 | 
0 | 
0 | 
| T8 | 
21 | 
19 | 
0 | 
0 | 
| T9 | 
16 | 
14 | 
0 | 
0 | 
| T10 | 
94 | 
92 | 
0 | 
0 | 
| T11 | 
13 | 
11 | 
0 | 
0 | 
| T12 | 
20 | 
18 | 
0 | 
0 | 
| T13 | 
1 | 
66 | 
0 | 
0 | 
| T14 | 
0 | 
84 | 
0 | 
0 | 
| T15 | 
0 | 
64191 | 
0 | 
0 | 
| T16 | 
0 | 
43541 | 
0 | 
0 | 
| T17 | 
0 | 
329988 | 
0 | 
0 | 
| T18 | 
0 | 
184962 | 
0 | 
0 | 
| T19 | 
0 | 
256088 | 
0 | 
0 | 
| T20 | 
0 | 
207474 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
114961211 | 
114959563 | 
0 | 
0 | 
| T1 | 
2540 | 
2539 | 
0 | 
0 | 
| T2 | 
37352 | 
37351 | 
0 | 
0 | 
| T3 | 
11828 | 
11827 | 
0 | 
0 | 
| T4 | 
3122 | 
3121 | 
0 | 
0 | 
| T5 | 
13030 | 
13028 | 
0 | 
0 | 
| T6 | 
108555 | 
108553 | 
0 | 
0 | 
| T7 | 
0 | 
1 | 
0 | 
0 | 
| T8 | 
7065 | 
7063 | 
0 | 
0 | 
| T9 | 
13239 | 
13237 | 
0 | 
0 | 
| T10 | 
41138 | 
41136 | 
0 | 
0 | 
| T11 | 
5905 | 
5903 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
1 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
1 | 
0 | 
0 | 
| T22 | 
0 | 
4 | 
0 | 
0 | 
| T23 | 
0 | 
4 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
2 | 
0 | 
0 | 
| T27 | 
0 | 
5 | 
0 | 
0 | 
| T28 | 
1 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T3,T5,T6 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T3,T5,T6 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
87287146 | 
87286322 | 
0 | 
0 | 
| 
selKnown1 | 
114960268 | 
114959444 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
87287146 | 
87286322 | 
0 | 
0 | 
| T3 | 
10749 | 
10748 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
21978 | 
21977 | 
0 | 
0 | 
| T6 | 
78868 | 
78867 | 
0 | 
0 | 
| T7 | 
0 | 
24443 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
1 | 
0 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T15 | 
0 | 
64191 | 
0 | 
0 | 
| T16 | 
0 | 
43541 | 
0 | 
0 | 
| T17 | 
0 | 
329988 | 
0 | 
0 | 
| T18 | 
0 | 
184962 | 
0 | 
0 | 
| T19 | 
0 | 
256088 | 
0 | 
0 | 
| T20 | 
0 | 
207474 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
114960268 | 
114959444 | 
0 | 
0 | 
| T1 | 
2540 | 
2539 | 
0 | 
0 | 
| T2 | 
37352 | 
37351 | 
0 | 
0 | 
| T3 | 
11828 | 
11827 | 
0 | 
0 | 
| T4 | 
3122 | 
3121 | 
0 | 
0 | 
| T5 | 
13028 | 
13027 | 
0 | 
0 | 
| T6 | 
108549 | 
108548 | 
0 | 
0 | 
| T8 | 
7064 | 
7063 | 
0 | 
0 | 
| T9 | 
13238 | 
13237 | 
0 | 
0 | 
| T10 | 
41137 | 
41136 | 
0 | 
0 | 
| T11 | 
5904 | 
5903 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
60551 | 
59727 | 
0 | 
0 | 
| 
selKnown1 | 
943 | 
119 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
60551 | 
59727 | 
0 | 
0 | 
| T2 | 
10 | 
9 | 
0 | 
0 | 
| T3 | 
3 | 
2 | 
0 | 
0 | 
| T4 | 
4 | 
3 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
20 | 
19 | 
0 | 
0 | 
| T9 | 
15 | 
14 | 
0 | 
0 | 
| T10 | 
93 | 
92 | 
0 | 
0 | 
| T11 | 
12 | 
11 | 
0 | 
0 | 
| T12 | 
19 | 
18 | 
0 | 
0 | 
| T13 | 
0 | 
66 | 
0 | 
0 | 
| T14 | 
0 | 
84 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
943 | 
119 | 
0 | 
0 | 
| T5 | 
2 | 
1 | 
0 | 
0 | 
| T6 | 
6 | 
5 | 
0 | 
0 | 
| T7 | 
0 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
1 | 
0 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
1 | 
0 | 
0 | 
0 | 
| T21 | 
0 | 
1 | 
0 | 
0 | 
| T22 | 
0 | 
4 | 
0 | 
0 | 
| T23 | 
0 | 
4 | 
0 | 
0 | 
| T24 | 
0 | 
4 | 
0 | 
0 | 
| T25 | 
0 | 
1 | 
0 | 
0 | 
| T26 | 
0 | 
2 | 
0 | 
0 | 
| T27 | 
0 | 
5 | 
0 | 
0 | 
| T28 | 
1 | 
0 | 
0 | 
0 |