Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
100861230 |
100859578 |
0 |
0 |
selKnown1 |
127080715 |
127079063 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100861230 |
100859578 |
0 |
0 |
T1 |
87 |
86 |
0 |
0 |
T2 |
11 |
10 |
0 |
0 |
T3 |
13460 |
13458 |
0 |
0 |
T4 |
196365 |
196363 |
0 |
0 |
T5 |
224483 |
224482 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
13 |
11 |
0 |
0 |
T13 |
14 |
12 |
0 |
0 |
T14 |
2 |
0 |
0 |
0 |
T15 |
1 |
73 |
0 |
0 |
T16 |
0 |
94 |
0 |
0 |
T17 |
0 |
53 |
0 |
0 |
T18 |
0 |
193367 |
0 |
0 |
T19 |
0 |
46556 |
0 |
0 |
T20 |
0 |
112801 |
0 |
0 |
T21 |
0 |
527025 |
0 |
0 |
T22 |
0 |
23402 |
0 |
0 |
T23 |
0 |
47750 |
0 |
0 |
T24 |
0 |
224555 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127080715 |
127079063 |
0 |
0 |
T1 |
59034 |
59033 |
0 |
0 |
T2 |
4969 |
4968 |
0 |
0 |
T3 |
13580 |
13579 |
0 |
0 |
T4 |
124498 |
124497 |
0 |
0 |
T5 |
184391 |
184391 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
1049 |
1048 |
0 |
0 |
T11 |
1302 |
1301 |
0 |
0 |
T12 |
11160 |
11159 |
0 |
0 |
T13 |
3407 |
3406 |
0 |
0 |
T14 |
1312 |
1311 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
100799360 |
100798534 |
0 |
0 |
selKnown1 |
127079745 |
127078919 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100799360 |
100798534 |
0 |
0 |
T3 |
13456 |
13455 |
0 |
0 |
T4 |
196294 |
196293 |
0 |
0 |
T5 |
224159 |
224159 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T18 |
0 |
193367 |
0 |
0 |
T19 |
0 |
46556 |
0 |
0 |
T20 |
0 |
112801 |
0 |
0 |
T21 |
0 |
527025 |
0 |
0 |
T22 |
0 |
23402 |
0 |
0 |
T23 |
0 |
47750 |
0 |
0 |
T24 |
0 |
224555 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
127079745 |
127078919 |
0 |
0 |
T1 |
59034 |
59033 |
0 |
0 |
T2 |
4969 |
4968 |
0 |
0 |
T3 |
13580 |
13579 |
0 |
0 |
T4 |
124498 |
124497 |
0 |
0 |
T5 |
184391 |
184391 |
0 |
0 |
T10 |
1049 |
1048 |
0 |
0 |
T11 |
1302 |
1301 |
0 |
0 |
T12 |
11160 |
11159 |
0 |
0 |
T13 |
3407 |
3406 |
0 |
0 |
T14 |
1312 |
1311 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
61870 |
61044 |
0 |
0 |
selKnown1 |
970 |
144 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61870 |
61044 |
0 |
0 |
T1 |
87 |
86 |
0 |
0 |
T2 |
11 |
10 |
0 |
0 |
T3 |
4 |
3 |
0 |
0 |
T4 |
71 |
70 |
0 |
0 |
T5 |
324 |
323 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
12 |
11 |
0 |
0 |
T13 |
13 |
12 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
73 |
0 |
0 |
T16 |
0 |
94 |
0 |
0 |
T17 |
0 |
53 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
970 |
144 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
5 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |