Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Toggle Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Totals | 
4 | 
3 | 
75.00  | 
| Total Bits | 
8 | 
6 | 
75.00  | 
| Total Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Total Bits 1->0 | 
4 | 
3 | 
75.00  | 
 |  |  |  | 
| Ports | 
4 | 
3 | 
75.00  | 
| Port Bits | 
8 | 
6 | 
75.00  | 
| Port Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Port Bits 1->0 | 
4 | 
3 | 
75.00  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk0_i | 
Yes | 
Yes | 
T1,T3,T4 | 
Yes | 
T1,T3,T4 | 
INPUT | 
| clk1_i | 
Yes | 
Yes | 
T1,T3,T4 | 
Yes | 
T1,T3,T4 | 
INPUT | 
| sel_i | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| clk_o | 
Yes | 
Yes | 
T1,T3,T4 | 
Yes | 
T1,T3,T4 | 
OUTPUT | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
76488146 | 
76486504 | 
0 | 
0 | 
| 
selKnown1 | 
108551782 | 
108550140 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
76488146 | 
76486504 | 
0 | 
0 | 
| T1 | 
58812 | 
58810 | 
0 | 
0 | 
| T2 | 
90 | 
88 | 
0 | 
0 | 
| T3 | 
215927 | 
215925 | 
0 | 
0 | 
| T4 | 
255999 | 
255997 | 
0 | 
0 | 
| T5 | 
0 | 
58923 | 
0 | 
0 | 
| T8 | 
13 | 
11 | 
0 | 
0 | 
| T9 | 
80 | 
78 | 
0 | 
0 | 
| T10 | 
2 | 
0 | 
0 | 
0 | 
| T11 | 
2 | 
0 | 
0 | 
0 | 
| T12 | 
101 | 
99 | 
0 | 
0 | 
| T13 | 
306628 | 
306626 | 
0 | 
0 | 
| T14 | 
0 | 
183841 | 
0 | 
0 | 
| T15 | 
0 | 
161888 | 
0 | 
0 | 
| T16 | 
0 | 
182634 | 
0 | 
0 | 
| T17 | 
0 | 
172682 | 
0 | 
0 | 
| T18 | 
0 | 
532688 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
108551782 | 
108550140 | 
0 | 
0 | 
| T1 | 
32710 | 
32709 | 
0 | 
0 | 
| T2 | 
37262 | 
37261 | 
0 | 
0 | 
| T3 | 
413568 | 
413567 | 
0 | 
0 | 
| T4 | 
332714 | 
332713 | 
0 | 
0 | 
| T5 | 
4 | 
3 | 
0 | 
0 | 
| T6 | 
0 | 
1 | 
0 | 
0 | 
| T7 | 
0 | 
1 | 
0 | 
0 | 
| T8 | 
4167 | 
4166 | 
0 | 
0 | 
| T9 | 
33247 | 
33246 | 
0 | 
0 | 
| T10 | 
956 | 
955 | 
0 | 
0 | 
| T11 | 
926 | 
925 | 
0 | 
0 | 
| T12 | 
35467 | 
35466 | 
0 | 
0 | 
| T13 | 
298460 | 
298459 | 
0 | 
0 | 
| T17 | 
1 | 
0 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5 | 
0 | 
0 | 
| T20 | 
0 | 
4 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T22 | 
0 | 
1 | 
0 | 
0 | 
| T23 | 
0 | 
3 | 
0 | 
0 | 
| T24 | 
0 | 
3 | 
0 | 
0 | 
| T25 | 
0 | 
2 | 
0 | 
0 | 
| T26 | 
1 | 
0 | 
0 | 
0 | 
| T27 | 
1 | 
0 | 
0 | 
0 | 
| T28 | 
1 | 
0 | 
0 | 
0 | 
| T29 | 
1 | 
0 | 
0 | 
0 | 
| T30 | 
1 | 
0 | 
0 | 
0 | 
| T31 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
1 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T3,T4 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T3,T4 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
76431070 | 
76430249 | 
0 | 
0 | 
| 
selKnown1 | 
108550844 | 
108550023 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
76431070 | 
76430249 | 
0 | 
0 | 
| T1 | 
58794 | 
58793 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
215851 | 
215850 | 
0 | 
0 | 
| T4 | 
255923 | 
255922 | 
0 | 
0 | 
| T5 | 
0 | 
58923 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
1 | 
0 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
306537 | 
306536 | 
0 | 
0 | 
| T14 | 
0 | 
183517 | 
0 | 
0 | 
| T15 | 
0 | 
161830 | 
0 | 
0 | 
| T16 | 
0 | 
182634 | 
0 | 
0 | 
| T17 | 
0 | 
172682 | 
0 | 
0 | 
| T18 | 
0 | 
532688 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
108550844 | 
108550023 | 
0 | 
0 | 
| T1 | 
32710 | 
32709 | 
0 | 
0 | 
| T2 | 
37262 | 
37261 | 
0 | 
0 | 
| T3 | 
413568 | 
413567 | 
0 | 
0 | 
| T4 | 
332714 | 
332713 | 
0 | 
0 | 
| T8 | 
4167 | 
4166 | 
0 | 
0 | 
| T9 | 
33247 | 
33246 | 
0 | 
0 | 
| T10 | 
956 | 
955 | 
0 | 
0 | 
| T11 | 
926 | 
925 | 
0 | 
0 | 
| T12 | 
35467 | 
35466 | 
0 | 
0 | 
| T13 | 
298460 | 
298459 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
57076 | 
56255 | 
0 | 
0 | 
| 
selKnown1 | 
938 | 
117 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
57076 | 
56255 | 
0 | 
0 | 
| T1 | 
18 | 
17 | 
0 | 
0 | 
| T2 | 
89 | 
88 | 
0 | 
0 | 
| T3 | 
76 | 
75 | 
0 | 
0 | 
| T4 | 
76 | 
75 | 
0 | 
0 | 
| T8 | 
12 | 
11 | 
0 | 
0 | 
| T9 | 
79 | 
78 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
1 | 
0 | 
0 | 
0 | 
| T12 | 
100 | 
99 | 
0 | 
0 | 
| T13 | 
91 | 
90 | 
0 | 
0 | 
| T14 | 
0 | 
324 | 
0 | 
0 | 
| T15 | 
0 | 
58 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
938 | 
117 | 
0 | 
0 | 
| T5 | 
4 | 
3 | 
0 | 
0 | 
| T6 | 
0 | 
1 | 
0 | 
0 | 
| T7 | 
0 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
0 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
5 | 
0 | 
0 | 
| T20 | 
0 | 
4 | 
0 | 
0 | 
| T21 | 
0 | 
2 | 
0 | 
0 | 
| T22 | 
0 | 
1 | 
0 | 
0 | 
| T23 | 
0 | 
3 | 
0 | 
0 | 
| T24 | 
0 | 
3 | 
0 | 
0 | 
| T25 | 
0 | 
2 | 
0 | 
0 | 
| T26 | 
1 | 
0 | 
0 | 
0 | 
| T27 | 
1 | 
0 | 
0 | 
0 | 
| T28 | 
1 | 
0 | 
0 | 
0 | 
| T29 | 
1 | 
0 | 
0 | 
0 | 
| T30 | 
1 | 
0 | 
0 | 
0 | 
| T31 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
1 | 
0 | 
0 | 
0 |