Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
101689987 |
101688341 |
0 |
0 |
|
selKnown1 |
129012095 |
129010449 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
101689987 |
101688341 |
0 |
0 |
| T2 |
7 |
6 |
0 |
0 |
| T3 |
80 |
79 |
0 |
0 |
| T4 |
63 |
62 |
0 |
0 |
| T5 |
177576 |
177574 |
0 |
0 |
| T6 |
569339 |
569338 |
0 |
0 |
| T7 |
36713 |
36711 |
0 |
0 |
| T8 |
49835 |
49834 |
0 |
0 |
| T10 |
5 |
3 |
0 |
0 |
| T11 |
90 |
88 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
33320 |
33318 |
0 |
0 |
| T14 |
1 |
8 |
0 |
0 |
| T15 |
1 |
72 |
0 |
0 |
| T16 |
0 |
381561 |
0 |
0 |
| T17 |
0 |
192492 |
0 |
0 |
| T18 |
0 |
221516 |
0 |
0 |
| T19 |
0 |
145246 |
0 |
0 |
| T20 |
0 |
15068 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
129012095 |
129010449 |
0 |
0 |
| T1 |
1303 |
1302 |
0 |
0 |
| T2 |
2721 |
2720 |
0 |
0 |
| T3 |
23968 |
23967 |
0 |
0 |
| T4 |
38771 |
38770 |
0 |
0 |
| T5 |
561869 |
561868 |
0 |
0 |
| T6 |
507941 |
507940 |
0 |
0 |
| T7 |
25261 |
25259 |
0 |
0 |
| T8 |
5 |
4 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
2279 |
2278 |
0 |
0 |
| T11 |
32210 |
32209 |
0 |
0 |
| T12 |
1072 |
1071 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
101627377 |
101626554 |
0 |
0 |
|
selKnown1 |
129011160 |
129010337 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
101627377 |
101626554 |
0 |
0 |
| T5 |
177503 |
177502 |
0 |
0 |
| T6 |
568035 |
568035 |
0 |
0 |
| T7 |
36712 |
36711 |
0 |
0 |
| T8 |
49835 |
49834 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
33213 |
33212 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
0 |
381561 |
0 |
0 |
| T17 |
0 |
192492 |
0 |
0 |
| T18 |
0 |
221516 |
0 |
0 |
| T19 |
0 |
145246 |
0 |
0 |
| T20 |
0 |
15068 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
129011160 |
129010337 |
0 |
0 |
| T1 |
1303 |
1302 |
0 |
0 |
| T2 |
2721 |
2720 |
0 |
0 |
| T3 |
23968 |
23967 |
0 |
0 |
| T4 |
38771 |
38770 |
0 |
0 |
| T5 |
561869 |
561868 |
0 |
0 |
| T6 |
507941 |
507940 |
0 |
0 |
| T7 |
25257 |
25256 |
0 |
0 |
| T10 |
2279 |
2278 |
0 |
0 |
| T11 |
32210 |
32209 |
0 |
0 |
| T12 |
1072 |
1071 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
62610 |
61787 |
0 |
0 |
|
selKnown1 |
935 |
112 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
62610 |
61787 |
0 |
0 |
| T2 |
7 |
6 |
0 |
0 |
| T3 |
80 |
79 |
0 |
0 |
| T4 |
63 |
62 |
0 |
0 |
| T5 |
73 |
72 |
0 |
0 |
| T6 |
1304 |
1303 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T10 |
4 |
3 |
0 |
0 |
| T11 |
89 |
88 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
107 |
106 |
0 |
0 |
| T14 |
0 |
8 |
0 |
0 |
| T15 |
0 |
72 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
935 |
112 |
0 |
0 |
| T7 |
4 |
3 |
0 |
0 |
| T8 |
5 |
4 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |