Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
85319282 |
85317648 |
0 |
0 |
selKnown1 |
108511239 |
108509605 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85319282 |
85317648 |
0 |
0 |
T1 |
4621 |
4620 |
0 |
0 |
T2 |
94 |
92 |
0 |
0 |
T3 |
11 |
9 |
0 |
0 |
T4 |
16434 |
16432 |
0 |
0 |
T5 |
41364 |
41362 |
0 |
0 |
T6 |
52898 |
52896 |
0 |
0 |
T7 |
0 |
61038 |
0 |
0 |
T8 |
0 |
28311 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
74 |
72 |
0 |
0 |
T12 |
76 |
74 |
0 |
0 |
T13 |
83 |
81 |
0 |
0 |
T14 |
11 |
10 |
0 |
0 |
T15 |
0 |
143889 |
0 |
0 |
T16 |
0 |
8 |
0 |
0 |
T17 |
0 |
25321 |
0 |
0 |
T18 |
0 |
198927 |
0 |
0 |
T19 |
0 |
225359 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108511239 |
108509605 |
0 |
0 |
T1 |
5497 |
5496 |
0 |
0 |
T2 |
53003 |
53002 |
0 |
0 |
T3 |
34613 |
34612 |
0 |
0 |
T4 |
12721 |
12720 |
0 |
0 |
T5 |
28284 |
28283 |
0 |
0 |
T6 |
26298 |
26297 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
1438 |
1437 |
0 |
0 |
T11 |
27921 |
27920 |
0 |
0 |
T12 |
39068 |
39067 |
0 |
0 |
T13 |
38998 |
38997 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
85261773 |
85260956 |
0 |
0 |
selKnown1 |
108510288 |
108509471 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
85261773 |
85260956 |
0 |
0 |
T1 |
4621 |
4620 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
16430 |
16429 |
0 |
0 |
T5 |
41348 |
41347 |
0 |
0 |
T6 |
52897 |
52896 |
0 |
0 |
T7 |
0 |
61038 |
0 |
0 |
T8 |
0 |
28311 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T15 |
0 |
143831 |
0 |
0 |
T17 |
0 |
25321 |
0 |
0 |
T18 |
0 |
198927 |
0 |
0 |
T19 |
0 |
225359 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
108510288 |
108509471 |
0 |
0 |
T1 |
5497 |
5496 |
0 |
0 |
T2 |
53003 |
53002 |
0 |
0 |
T3 |
34613 |
34612 |
0 |
0 |
T4 |
12721 |
12720 |
0 |
0 |
T5 |
28284 |
28283 |
0 |
0 |
T6 |
26298 |
26297 |
0 |
0 |
T10 |
1438 |
1437 |
0 |
0 |
T11 |
27921 |
27920 |
0 |
0 |
T12 |
39068 |
39067 |
0 |
0 |
T13 |
38998 |
38997 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57509 |
56692 |
0 |
0 |
selKnown1 |
951 |
134 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57509 |
56692 |
0 |
0 |
T2 |
93 |
92 |
0 |
0 |
T3 |
10 |
9 |
0 |
0 |
T4 |
4 |
3 |
0 |
0 |
T5 |
16 |
15 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
73 |
72 |
0 |
0 |
T12 |
75 |
74 |
0 |
0 |
T13 |
82 |
81 |
0 |
0 |
T14 |
11 |
10 |
0 |
0 |
T15 |
0 |
58 |
0 |
0 |
T16 |
0 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
951 |
134 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |