Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
71036696 |
71035068 |
0 |
0 |
selKnown1 |
93073137 |
93071509 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
71036696 |
71035068 |
0 |
0 |
T1 |
253946 |
253944 |
0 |
0 |
T2 |
21 |
19 |
0 |
0 |
T3 |
65 |
63 |
0 |
0 |
T4 |
72372 |
72370 |
0 |
0 |
T5 |
157641 |
157639 |
0 |
0 |
T6 |
0 |
37063 |
0 |
0 |
T7 |
0 |
10047 |
0 |
0 |
T9 |
72 |
70 |
0 |
0 |
T10 |
13 |
11 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
9 |
7 |
0 |
0 |
T13 |
55509 |
55507 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
T16 |
0 |
599303 |
0 |
0 |
T17 |
0 |
41396 |
0 |
0 |
T18 |
0 |
409524 |
0 |
0 |
T19 |
0 |
205058 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93073137 |
93071509 |
0 |
0 |
T1 |
153591 |
153590 |
0 |
0 |
T2 |
9427 |
9426 |
0 |
0 |
T3 |
37548 |
37547 |
0 |
0 |
T4 |
137572 |
137571 |
0 |
0 |
T5 |
195567 |
195566 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
50593 |
50592 |
0 |
0 |
T10 |
6697 |
6696 |
0 |
0 |
T11 |
1463 |
1462 |
0 |
0 |
T12 |
3286 |
3285 |
0 |
0 |
T13 |
51043 |
51042 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
6 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
70984150 |
70983336 |
0 |
0 |
selKnown1 |
93072220 |
93071406 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
70984150 |
70983336 |
0 |
0 |
T1 |
253856 |
253855 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
72371 |
72370 |
0 |
0 |
T5 |
157579 |
157578 |
0 |
0 |
T6 |
0 |
37063 |
0 |
0 |
T7 |
0 |
10047 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
55491 |
55490 |
0 |
0 |
T16 |
0 |
599303 |
0 |
0 |
T17 |
0 |
41396 |
0 |
0 |
T18 |
0 |
409524 |
0 |
0 |
T19 |
0 |
205058 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93072220 |
93071406 |
0 |
0 |
T1 |
153591 |
153590 |
0 |
0 |
T2 |
9427 |
9426 |
0 |
0 |
T3 |
37548 |
37547 |
0 |
0 |
T4 |
137572 |
137571 |
0 |
0 |
T5 |
195567 |
195566 |
0 |
0 |
T9 |
50593 |
50592 |
0 |
0 |
T10 |
6697 |
6696 |
0 |
0 |
T11 |
1463 |
1462 |
0 |
0 |
T12 |
3286 |
3285 |
0 |
0 |
T13 |
51043 |
51042 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
52546 |
51732 |
0 |
0 |
selKnown1 |
917 |
103 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52546 |
51732 |
0 |
0 |
T1 |
90 |
89 |
0 |
0 |
T2 |
20 |
19 |
0 |
0 |
T3 |
64 |
63 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
62 |
61 |
0 |
0 |
T9 |
71 |
70 |
0 |
0 |
T10 |
12 |
11 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
8 |
7 |
0 |
0 |
T13 |
18 |
17 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
917 |
103 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
6 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |