Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
82879177 |
82877537 |
0 |
0 |
selKnown1 |
111748110 |
111746470 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82879177 |
82877537 |
0 |
0 |
T1 |
69 |
68 |
0 |
0 |
T2 |
7 |
6 |
0 |
0 |
T3 |
73 |
72 |
0 |
0 |
T4 |
8434 |
8432 |
0 |
0 |
T5 |
18996 |
18994 |
0 |
0 |
T6 |
9962 |
9960 |
0 |
0 |
T7 |
0 |
24017 |
0 |
0 |
T10 |
240310 |
240386 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
98 |
97 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
2 |
0 |
0 |
0 |
T15 |
1 |
57 |
0 |
0 |
T16 |
1 |
15 |
0 |
0 |
T17 |
184623 |
184691 |
0 |
0 |
T18 |
1 |
79 |
0 |
0 |
T19 |
0 |
66019 |
0 |
0 |
T20 |
0 |
828592 |
0 |
0 |
T21 |
0 |
313388 |
0 |
0 |
T22 |
0 |
245947 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111748110 |
111746470 |
0 |
0 |
T1 |
42483 |
42482 |
0 |
0 |
T2 |
2844 |
2843 |
0 |
0 |
T3 |
27900 |
27899 |
0 |
0 |
T4 |
16744 |
16743 |
0 |
0 |
T5 |
32625 |
32624 |
0 |
0 |
T6 |
5120 |
5119 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T11 |
1623 |
1622 |
0 |
0 |
T12 |
46717 |
46716 |
0 |
0 |
T13 |
850 |
849 |
0 |
0 |
T14 |
1801 |
1800 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
82820907 |
82820087 |
0 |
0 |
selKnown1 |
111747176 |
111746356 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82820907 |
82820087 |
0 |
0 |
T4 |
8433 |
8432 |
0 |
0 |
T5 |
18990 |
18989 |
0 |
0 |
T6 |
9961 |
9960 |
0 |
0 |
T7 |
0 |
24017 |
0 |
0 |
T10 |
240310 |
240309 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
184623 |
184622 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
0 |
66019 |
0 |
0 |
T20 |
0 |
828592 |
0 |
0 |
T21 |
0 |
313388 |
0 |
0 |
T22 |
0 |
245947 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
111747176 |
111746356 |
0 |
0 |
T1 |
42483 |
42482 |
0 |
0 |
T2 |
2844 |
2843 |
0 |
0 |
T3 |
27900 |
27899 |
0 |
0 |
T4 |
16744 |
16743 |
0 |
0 |
T5 |
32625 |
32624 |
0 |
0 |
T6 |
5120 |
5119 |
0 |
0 |
T11 |
1623 |
1622 |
0 |
0 |
T12 |
46717 |
46716 |
0 |
0 |
T13 |
850 |
849 |
0 |
0 |
T14 |
1801 |
1800 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
58270 |
57450 |
0 |
0 |
selKnown1 |
934 |
114 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58270 |
57450 |
0 |
0 |
T1 |
69 |
68 |
0 |
0 |
T2 |
7 |
6 |
0 |
0 |
T3 |
73 |
72 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
6 |
5 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T10 |
0 |
77 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
98 |
97 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
57 |
0 |
0 |
T16 |
0 |
15 |
0 |
0 |
T17 |
0 |
69 |
0 |
0 |
T18 |
0 |
79 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
934 |
114 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |