Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
clk1_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
sel_i No No No INPUT
clk_o Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 82386453 82384813 0 0
selKnown1 104863896 104862256 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 82386453 82384813 0 0
T2 74048 74046 0 0
T3 2 0 0 0
T4 79 77 0 0
T5 230013 230011 0 0
T6 97915 97913 0 0
T7 0 23373 0 0
T10 2 0 0 0
T11 460258 460256 0 0
T12 9 7 0 0
T13 10 8 0 0
T14 122 120 0 0
T15 0 3 0 0
T16 0 26389 0 0
T17 0 241750 0 0
T18 0 270666 0 0
T19 0 467723 0 0
T20 0 7460 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 104863896 104862256 0 0
T1 2055 2054 0 0
T2 50471 50470 0 0
T3 1104 1103 0 0
T4 30176 30175 0 0
T5 231626 231625 0 0
T6 531333 531332 0 0
T7 3 2 0 0
T8 2 1 0 0
T9 0 1 0 0
T10 1006 1005 0 0
T11 872996 872995 0 0
T12 2294 2293 0 0
T13 4747 4746 0 0
T21 0 4 0 0
T22 0 3 0 0
T23 0 1 0 0
T24 0 3 0 0
T25 0 3 0 0
T26 0 4 0 0
T27 0 2 0 0
T28 1 0 0 0
T29 1 0 0 0
T30 1 0 0 0
T31 1 0 0 0
T32 1 0 0 0
T33 1 0 0 0
T34 1 0 0 0
T35 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
clk1_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
sel_i No No No INPUT
clk_o Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T2,T5,T6 Yes T2,T5,T6 INPUT
clk1_i Yes Yes T7,T8,T9 Yes T7,T8,T9 INPUT
sel_i No No No INPUT
clk_o Yes Yes T2,T5,T6 Yes T2,T5,T6 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT2,T5,T6
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT2,T5,T6
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 82327617 82326797 0 0
selKnown1 104862959 104862139 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 82327617 82326797 0 0
T2 74027 74026 0 0
T3 1 0 0 0
T4 1 0 0 0
T5 229922 229921 0 0
T6 97663 97662 0 0
T7 0 23373 0 0
T10 1 0 0 0
T11 459979 459978 0 0
T12 1 0 0 0
T13 1 0 0 0
T14 1 0 0 0
T16 0 26379 0 0
T17 0 241750 0 0
T18 0 270666 0 0
T19 0 467723 0 0
T20 0 7460 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 104862959 104862139 0 0
T1 2055 2054 0 0
T2 50471 50470 0 0
T3 1104 1103 0 0
T4 30176 30175 0 0
T5 231626 231625 0 0
T6 531333 531332 0 0
T10 1006 1005 0 0
T11 872996 872995 0 0
T12 2294 2293 0 0
T13 4747 4746 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 58836 58016 0 0
selKnown1 937 117 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 58836 58016 0 0
T2 21 20 0 0
T3 1 0 0 0
T4 78 77 0 0
T5 91 90 0 0
T6 252 251 0 0
T10 1 0 0 0
T11 279 278 0 0
T12 8 7 0 0
T13 9 8 0 0
T14 121 120 0 0
T15 0 3 0 0
T16 0 10 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 937 117 0 0
T7 3 2 0 0
T8 2 1 0 0
T9 0 1 0 0
T21 0 4 0 0
T22 0 3 0 0
T23 0 1 0 0
T24 0 3 0 0
T25 0 3 0 0
T26 0 4 0 0
T27 0 2 0 0
T28 1 0 0 0
T29 1 0 0 0
T30 1 0 0 0
T31 1 0 0 0
T32 1 0 0 0
T33 1 0 0 0
T34 1 0 0 0
T35 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%