Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
81212634 |
81210996 |
0 |
0 |
|
selKnown1 |
116698153 |
116696515 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
81212634 |
81210996 |
0 |
0 |
| T1 |
43954 |
43952 |
0 |
0 |
| T2 |
45983 |
45981 |
0 |
0 |
| T3 |
7283 |
7281 |
0 |
0 |
| T4 |
120728 |
120727 |
0 |
0 |
| T9 |
134035 |
134033 |
0 |
0 |
| T10 |
85 |
83 |
0 |
0 |
| T11 |
3896 |
3894 |
0 |
0 |
| T12 |
100 |
98 |
0 |
0 |
| T13 |
16 |
14 |
0 |
0 |
| T14 |
18 |
16 |
0 |
0 |
| T15 |
0 |
625209 |
0 |
0 |
| T16 |
0 |
61 |
0 |
0 |
| T17 |
0 |
11 |
0 |
0 |
| T18 |
0 |
47480 |
0 |
0 |
| T19 |
0 |
183200 |
0 |
0 |
| T20 |
0 |
58000 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116698153 |
116696515 |
0 |
0 |
| T1 |
24051 |
24050 |
0 |
0 |
| T2 |
31147 |
31146 |
0 |
0 |
| T3 |
4706 |
4705 |
0 |
0 |
| T4 |
111598 |
111598 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
208578 |
208577 |
0 |
0 |
| T10 |
29234 |
29233 |
0 |
0 |
| T11 |
4502 |
4501 |
0 |
0 |
| T12 |
29383 |
29382 |
0 |
0 |
| T13 |
6584 |
6583 |
0 |
0 |
| T14 |
4343 |
4342 |
0 |
0 |
| T21 |
0 |
3 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
81153011 |
81152192 |
0 |
0 |
|
selKnown1 |
116697234 |
116696415 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
81153011 |
81152192 |
0 |
0 |
| T1 |
43940 |
43939 |
0 |
0 |
| T2 |
45965 |
45964 |
0 |
0 |
| T3 |
7282 |
7281 |
0 |
0 |
| T4 |
119620 |
119620 |
0 |
0 |
| T9 |
134034 |
134033 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
3895 |
3894 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
624869 |
0 |
0 |
| T18 |
0 |
47480 |
0 |
0 |
| T19 |
0 |
183200 |
0 |
0 |
| T20 |
0 |
58000 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116697234 |
116696415 |
0 |
0 |
| T1 |
24051 |
24050 |
0 |
0 |
| T2 |
31147 |
31146 |
0 |
0 |
| T3 |
4706 |
4705 |
0 |
0 |
| T4 |
111598 |
111598 |
0 |
0 |
| T9 |
208578 |
208577 |
0 |
0 |
| T10 |
29234 |
29233 |
0 |
0 |
| T11 |
4502 |
4501 |
0 |
0 |
| T12 |
29383 |
29382 |
0 |
0 |
| T13 |
6584 |
6583 |
0 |
0 |
| T14 |
4343 |
4342 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
59623 |
58804 |
0 |
0 |
|
selKnown1 |
919 |
100 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
59623 |
58804 |
0 |
0 |
| T1 |
14 |
13 |
0 |
0 |
| T2 |
18 |
17 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
1108 |
1107 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
84 |
83 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
99 |
98 |
0 |
0 |
| T13 |
15 |
14 |
0 |
0 |
| T14 |
17 |
16 |
0 |
0 |
| T15 |
0 |
340 |
0 |
0 |
| T16 |
0 |
61 |
0 |
0 |
| T17 |
0 |
11 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
919 |
100 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T21 |
0 |
3 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |