Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_lc_ctrl_kmac_if.u_prim_sync_reqack_data_in.u_prim_sync_reqack

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.03 97.22 100.00 90.91 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.16 97.92 100.00 94.74 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_prim_sync_reqack_data_in


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_nrz_hs_protocol.ack_sync 100.00 100.00 100.00
gen_nrz_hs_protocol.req_sync 100.00 100.00 100.00



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
63.57 63.57 i_cdc_req


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_rz_hs_protocol.ack_sync 100.00 100.00
gen_rz_hs_protocol.req_sync 100.00 100.00



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.95 95.95 i_cdc_resp


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_rz_hs_protocol.ack_sync 100.00 100.00
gen_rz_hs_protocol.req_sync 100.00 100.00

Line Coverage for Module : prim_sync_reqack
Line No.TotalCoveredPercent
TOTAL373594.59
CONT_ASSIGN5511100.00
CONT_ASSIGN19411100.00
CONT_ASSIGN19511100.00
ALWAYS219121191.67
ALWAYS263121191.67
ALWAYS30755100.00
ALWAYS31655100.00
CONT_ASSIGN33500
ALWAYS33900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
55 1 1
194 1 1
195 1 1
219 1 1
222 1 1
223 1 1
225 1 1
229 1 1
230 1 1
233 1 1
234 1 1
MISSING_ELSE
241 1 1
242 1 1
245 1 1
246 0 1
MISSING_ELSE
263 1 1
266 1 1
267 1 1
269 1 1
273 1 1
274 1 1
277 1 1
278 1 1
MISSING_ELSE
285 1 1
286 1 1
289 1 1
290 0 1
MISSING_ELSE
307 1 1
308 1 1
309 1 1
311 1 1
312 1 1
316 1 1
317 1 1
318 1 1
320 1 1
321 1 1
335 unreachable
339 unreachable
340 unreachable
341 unreachable
342 unreachable
==> MISSING_ELSE


Cond Coverage for Module : prim_sync_reqack
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
-1--2-StatusTests
01CoveredT12,T57,T58
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
-1--2-StatusTests
01CoveredT12,T32,T57
10CoveredT1,T2,T4
11CoveredT1,T2,T4

Toggle Coverage for Module : prim_sync_reqack
TotalCoveredPercent
Totals 8 8 100.00
Total Bits 16 16 100.00
Total Bits 0->1 8 8 100.00
Total Bits 1->0 8 8 100.00

Ports 8 8 100.00
Port Bits 16 16 100.00
Port Bits 0->1 8 8 100.00
Port Bits 1->0 8 8 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_src_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_src_ni Yes Yes T1,T2,T4 Yes T1,T2,T3 INPUT
clk_dst_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_dst_ni Yes Yes T1,T2,T4 Yes T1,T2,T3 INPUT
req_chk_i Unreachable Unreachable Unreachable INPUT
src_req_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
src_ack_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
dst_req_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
dst_ack_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT


Branch Coverage for Module : prim_sync_reqack
Line No.TotalCoveredPercent
Branches 12 10 83.33
CASE 225 4 3 75.00
CASE 269 4 3 75.00
IF 307 2 2 100.00
IF 316 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs) -2-: 233 if (gen_nrz_hs_protocol.src_handshake) -3-: 245 if (gen_nrz_hs_protocol.src_handshake)

Branches:
-1--2--3-StatusTests
EVEN 1 - Covered T1,T2,T4
EVEN 0 - Covered T1,T2,T3
ODD - 1 Not Covered
ODD - 0 Covered T1,T2,T4


LineNo. Expression -1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs) -2-: 277 if (gen_nrz_hs_protocol.dst_handshake) -3-: 289 if (gen_nrz_hs_protocol.dst_handshake)

Branches:
-1--2--3-StatusTests
EVEN 1 - Covered T1,T2,T4
EVEN 0 - Covered T1,T2,T3
ODD - 1 Not Covered
ODD - 0 Covered T1,T2,T4


LineNo. Expression -1-: 307 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 316 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_sync_reqack
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
SyncReqAckAckNeedsReq 112449258 23444 0 0
SyncReqAckHoldReq 116697234 24683 0 0


SyncReqAckAckNeedsReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 112449258 23444 0 0
T1 24051 14 0 0
T2 31147 18 0 0
T3 4706 0 0 0
T4 101790 417 0 0
T9 208578 0 0 0
T10 27299 56 0 0
T11 4502 0 0 0
T12 778 0 0 0
T13 6584 7 0 0
T14 4343 17 0 0
T15 0 155 0 0
T17 0 3 0 0
T18 0 7 0 0
T36 0 1 0 0

SyncReqAckHoldReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 116697234 24683 0 0
T1 24051 14 0 0
T2 31147 18 0 0
T3 4706 0 0 0
T4 111598 424 0 0
T9 208578 0 0 0
T10 29234 56 0 0
T11 4502 0 0 0
T12 29383 28 0 0
T13 6584 7 0 0
T14 4343 17 0 0
T15 0 155 0 0
T16 0 14 0 0
T36 0 1 0 0

Line Coverage for Instance : tb.dut.u_lc_ctrl_kmac_if.u_prim_sync_reqack_data_in.u_prim_sync_reqack
Line No.TotalCoveredPercent
TOTAL363597.22
CONT_ASSIGN5511100.00
CONT_ASSIGN19411100.00
CONT_ASSIGN19511100.00
ALWAYS2191111100.00
ALWAYS263121191.67
ALWAYS30755100.00
ALWAYS31655100.00
CONT_ASSIGN33500
ALWAYS33900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
55 1 1
194 1 1
195 1 1
219 1 1
222 1 1
223 1 1
225 1 1
229 1 1
230 1 1
233 1 1
234 1 1
MISSING_ELSE
241 1 1
242 1 1
245 1 1
246 excluded
Exclude Annotation: VC_COV_UNR
MISSING_ELSE
263 1 1
266 1 1
267 1 1
269 1 1
273 1 1
274 1 1
277 1 1
278 1 1
MISSING_ELSE
285 1 1
286 1 1
289 1 1
290 0 1
MISSING_ELSE
307 1 1
308 1 1
309 1 1
311 1 1
312 1 1
316 1 1
317 1 1
318 1 1
320 1 1
321 1 1
335 unreachable
339 unreachable
340 unreachable
341 unreachable
342 unreachable
==> MISSING_ELSE


Cond Coverage for Instance : tb.dut.u_lc_ctrl_kmac_if.u_prim_sync_reqack_data_in.u_prim_sync_reqack
TotalCoveredPercent
Conditions66100.00
Logical66100.00
Non-Logical00
Event00

 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
-1--2-StatusTests
01CoveredT12,T57,T58
10CoveredT1,T2,T4
11CoveredT1,T2,T4

 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
-1--2-StatusTests
01CoveredT12,T32,T57
10CoveredT1,T2,T4
11CoveredT1,T2,T4

Branch Coverage for Instance : tb.dut.u_lc_ctrl_kmac_if.u_prim_sync_reqack_data_in.u_prim_sync_reqack
Line No.TotalCoveredPercent
Branches 11 10 90.91
CASE 225 3 3 100.00
CASE 269 4 3 75.00
IF 307 2 2 100.00
IF 316 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs) -2-: 233 if (gen_nrz_hs_protocol.src_handshake) -3-: 245 if (gen_nrz_hs_protocol.src_handshake)

Branches:
-1--2--3-StatusTestsExclude Annotation
EVEN 1 - Covered T1,T2,T4
EVEN 0 - Covered T1,T2,T3
ODD - 1 Excluded VC_COV_UNR
ODD - 0 Covered T1,T2,T4


LineNo. Expression -1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs) -2-: 277 if (gen_nrz_hs_protocol.dst_handshake) -3-: 289 if (gen_nrz_hs_protocol.dst_handshake)

Branches:
-1--2--3-StatusTests
EVEN 1 - Covered T1,T2,T4
EVEN 0 - Covered T1,T2,T3
ODD - 1 Not Covered
ODD - 0 Covered T1,T2,T4


LineNo. Expression -1-: 307 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 316 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_lc_ctrl_kmac_if.u_prim_sync_reqack_data_in.u_prim_sync_reqack
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
SyncReqAckAckNeedsReq 112449258 23444 0 0
SyncReqAckHoldReq 116697234 24683 0 0


SyncReqAckAckNeedsReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 112449258 23444 0 0
T1 24051 14 0 0
T2 31147 18 0 0
T3 4706 0 0 0
T4 101790 417 0 0
T9 208578 0 0 0
T10 27299 56 0 0
T11 4502 0 0 0
T12 778 0 0 0
T13 6584 7 0 0
T14 4343 17 0 0
T15 0 155 0 0
T17 0 3 0 0
T18 0 7 0 0
T36 0 1 0 0

SyncReqAckHoldReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 116697234 24683 0 0
T1 24051 14 0 0
T2 31147 18 0 0
T3 4706 0 0 0
T4 111598 424 0 0
T9 208578 0 0 0
T10 29234 56 0 0
T11 4502 0 0 0
T12 29383 28 0 0
T13 6584 7 0 0
T14 4343 17 0 0
T15 0 155 0 0
T16 0 14 0 0
T36 0 1 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.i_cdc_req.u_prim_sync_reqack
TotalCoveredPercent
Totals 8 8 100.00
Total Bits 16 16 100.00
Total Bits 0->1 8 8 100.00
Total Bits 1->0 8 8 100.00

Ports 8 8 100.00
Port Bits 16 16 100.00
Port Bits 0->1 8 8 100.00
Port Bits 1->0 8 8 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_src_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_src_ni Yes Yes T1,T2,T4 Yes T1,T2,T3 INPUT
clk_dst_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_dst_ni Yes Yes T1,T2,T4 Yes T1,T2,T3 INPUT
req_chk_i Unreachable Unreachable Unreachable INPUT
src_req_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
src_ack_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
dst_req_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
dst_ack_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.i_cdc_resp.u_prim_sync_reqack
TotalCoveredPercent
Totals 8 8 100.00
Total Bits 16 16 100.00
Total Bits 0->1 8 8 100.00
Total Bits 1->0 8 8 100.00

Ports 8 8 100.00
Port Bits 16 16 100.00
Port Bits 0->1 8 8 100.00
Port Bits 1->0 8 8 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_src_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_src_ni Yes Yes T1,T2,T4 Yes T1,T2,T3 INPUT
clk_dst_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_dst_ni Yes Yes T1,T2,T4 Yes T1,T2,T3 INPUT
req_chk_i Unreachable Unreachable Unreachable INPUT
src_req_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
src_ack_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
dst_req_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
dst_ack_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%