Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42149939 |
42148309 |
0 |
0 |
selKnown1 |
58568534 |
58566904 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42149939 |
42148309 |
0 |
0 |
T1 |
54 |
53 |
0 |
0 |
T2 |
60062 |
60060 |
0 |
0 |
T3 |
54628 |
54626 |
0 |
0 |
T4 |
790550 |
790548 |
0 |
0 |
T5 |
26713 |
26711 |
0 |
0 |
T6 |
58266 |
58264 |
0 |
0 |
T7 |
83 |
81 |
0 |
0 |
T8 |
11 |
9 |
0 |
0 |
T9 |
52 |
50 |
0 |
0 |
T10 |
58 |
56 |
0 |
0 |
T11 |
1 |
60 |
0 |
0 |
T12 |
0 |
51 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
0 |
61849 |
0 |
0 |
T15 |
0 |
242144 |
0 |
0 |
T16 |
0 |
347293 |
0 |
0 |
T17 |
0 |
40854 |
0 |
0 |
T18 |
0 |
21188 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58568534 |
58566904 |
0 |
0 |
T1 |
22527 |
22526 |
0 |
0 |
T2 |
75037 |
75036 |
0 |
0 |
T3 |
27640 |
27638 |
0 |
0 |
T4 |
715531 |
715529 |
0 |
0 |
T5 |
22086 |
22084 |
0 |
0 |
T6 |
34691 |
34689 |
0 |
0 |
T7 |
29500 |
29498 |
0 |
0 |
T8 |
4247 |
4245 |
0 |
0 |
T9 |
21583 |
21581 |
0 |
0 |
T10 |
22939 |
22937 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42107281 |
42106466 |
0 |
0 |
selKnown1 |
58567599 |
58566784 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42107281 |
42106466 |
0 |
0 |
T2 |
60047 |
60046 |
0 |
0 |
T3 |
54627 |
54626 |
0 |
0 |
T4 |
790233 |
790232 |
0 |
0 |
T5 |
26712 |
26711 |
0 |
0 |
T6 |
58265 |
58264 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T14 |
0 |
61849 |
0 |
0 |
T15 |
0 |
242144 |
0 |
0 |
T16 |
0 |
347293 |
0 |
0 |
T17 |
0 |
40854 |
0 |
0 |
T18 |
0 |
21188 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58567599 |
58566784 |
0 |
0 |
T1 |
22527 |
22526 |
0 |
0 |
T2 |
75037 |
75036 |
0 |
0 |
T3 |
27637 |
27636 |
0 |
0 |
T4 |
715530 |
715529 |
0 |
0 |
T5 |
22084 |
22083 |
0 |
0 |
T6 |
34686 |
34685 |
0 |
0 |
T7 |
29499 |
29498 |
0 |
0 |
T8 |
4246 |
4245 |
0 |
0 |
T9 |
21582 |
21581 |
0 |
0 |
T10 |
22938 |
22937 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42658 |
41843 |
0 |
0 |
selKnown1 |
935 |
120 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42658 |
41843 |
0 |
0 |
T1 |
54 |
53 |
0 |
0 |
T2 |
15 |
14 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
317 |
316 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
82 |
81 |
0 |
0 |
T8 |
10 |
9 |
0 |
0 |
T9 |
51 |
50 |
0 |
0 |
T10 |
57 |
56 |
0 |
0 |
T11 |
0 |
60 |
0 |
0 |
T12 |
0 |
51 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
935 |
120 |
0 |
0 |
T3 |
3 |
2 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |