Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
clk1_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T3,T6,T7 Yes T3,T6,T7 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 41451896 41450266 0 0
selKnown1 57822343 57820713 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 41451896 41450266 0 0
T2 65 64 0 0
T3 43929 43927 0 0
T4 16 14 0 0
T5 6 4 0 0
T6 27193 27191 0 0
T7 28560 28569 0 0
T8 0 46689 0 0
T9 0 7749 0 0
T10 0 517315 0 0
T11 2 0 0 0
T12 85 83 0 0
T13 22 20 0 0
T14 7 5 0 0
T15 99 97 0 0
T16 0 57 0 0
T17 0 55 0 0
T18 0 272254 0 0
T19 0 19032 0 0
T20 0 54581 0 0
T21 0 47093 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 57822343 57820713 0 0
T1 1588 1587 0 0
T2 42920 42919 0 0
T3 36696 36695 0 0
T4 8297 8296 0 0
T5 2831 2830 0 0
T6 3 2 0 0
T7 1 0 0 0
T8 3 2 0 0
T9 0 1 0 0
T10 1 0 0 0
T11 1139 1138 0 0
T12 37439 37438 0 0
T13 8207 8206 0 0
T14 20080 20079 0 0
T15 36757 36756 0 0
T16 1 0 0 0
T17 1 0 0 0
T18 1 0 0 0
T20 0 4 0 0
T21 0 2 0 0
T22 0 2 0 0
T23 0 3 0 0
T24 0 4 0 0
T25 0 5 0 0
T26 0 5 0 0
T27 1 0 0 0
T28 1 0 0 0
T29 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
clk1_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T3,T6,T7 Yes T3,T6,T7 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T6,T7,T10 Yes T3,T6,T7 INPUT
clk1_i Yes Yes T3,T6,T8 Yes T6,T8,T9 INPUT
sel_i No No No INPUT
clk_o Yes Yes T6,T7,T10 Yes T3,T6,T7 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT3,T6,T7
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT3,T6,T7
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 41407939 41407124 0 0
selKnown1 57821399 57820584 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 41407939 41407124 0 0
T3 43928 43927 0 0
T4 1 0 0 0
T5 1 0 0 0
T6 27192 27191 0 0
T7 28560 28559 0 0
T8 0 46689 0 0
T9 0 7749 0 0
T10 0 517315 0 0
T11 1 0 0 0
T12 1 0 0 0
T13 1 0 0 0
T14 1 0 0 0
T15 1 0 0 0
T18 0 272254 0 0
T19 0 19032 0 0
T20 0 54581 0 0
T21 0 47093 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 57821399 57820584 0 0
T1 1588 1587 0 0
T2 42920 42919 0 0
T3 36696 36695 0 0
T4 8297 8296 0 0
T5 2831 2830 0 0
T11 1139 1138 0 0
T12 37439 37438 0 0
T13 8207 8206 0 0
T14 20080 20079 0 0
T15 36757 36756 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 43957 43142 0 0
selKnown1 944 129 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 43957 43142 0 0
T2 65 64 0 0
T3 1 0 0 0
T4 15 14 0 0
T5 5 4 0 0
T6 1 0 0 0
T7 0 10 0 0
T11 1 0 0 0
T12 84 83 0 0
T13 21 20 0 0
T14 6 5 0 0
T15 98 97 0 0
T16 0 57 0 0
T17 0 55 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 944 129 0 0
T6 3 2 0 0
T7 1 0 0 0
T8 3 2 0 0
T9 0 1 0 0
T10 1 0 0 0
T16 1 0 0 0
T17 1 0 0 0
T18 1 0 0 0
T20 0 4 0 0
T21 0 2 0 0
T22 0 2 0 0
T23 0 3 0 0
T24 0 4 0 0
T25 0 5 0 0
T26 0 5 0 0
T27 1 0 0 0
T28 1 0 0 0
T29 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%