Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
39220788 |
39219142 |
0 |
0 |
selKnown1 |
57511354 |
57509708 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39220788 |
39219142 |
0 |
0 |
T1 |
86 |
85 |
0 |
0 |
T2 |
13 |
12 |
0 |
0 |
T3 |
247342 |
247340 |
0 |
0 |
T4 |
216745 |
216743 |
0 |
0 |
T5 |
14765 |
14763 |
0 |
0 |
T6 |
0 |
42479 |
0 |
0 |
T10 |
90 |
88 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
61 |
59 |
0 |
0 |
T14 |
4 |
2 |
0 |
0 |
T15 |
1 |
7 |
0 |
0 |
T16 |
446521 |
446866 |
0 |
0 |
T17 |
0 |
173491 |
0 |
0 |
T18 |
0 |
39669 |
0 |
0 |
T19 |
0 |
60641 |
0 |
0 |
T20 |
0 |
319824 |
0 |
0 |
T21 |
0 |
133257 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57511354 |
57509708 |
0 |
0 |
T1 |
37191 |
37190 |
0 |
0 |
T2 |
4767 |
4766 |
0 |
0 |
T3 |
230031 |
230030 |
0 |
0 |
T4 |
369447 |
369446 |
0 |
0 |
T5 |
10505 |
10504 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
35131 |
35130 |
0 |
0 |
T11 |
1098 |
1097 |
0 |
0 |
T12 |
1036 |
1035 |
0 |
0 |
T13 |
42605 |
42604 |
0 |
0 |
T14 |
1625 |
1624 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
39177415 |
39176592 |
0 |
0 |
selKnown1 |
57510405 |
57509582 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39177415 |
39176592 |
0 |
0 |
T3 |
247244 |
247243 |
0 |
0 |
T4 |
216548 |
216547 |
0 |
0 |
T5 |
14762 |
14761 |
0 |
0 |
T6 |
0 |
42479 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
446521 |
446520 |
0 |
0 |
T17 |
0 |
173491 |
0 |
0 |
T18 |
0 |
39669 |
0 |
0 |
T19 |
0 |
60641 |
0 |
0 |
T20 |
0 |
319824 |
0 |
0 |
T21 |
0 |
133257 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57510405 |
57509582 |
0 |
0 |
T1 |
37191 |
37190 |
0 |
0 |
T2 |
4767 |
4766 |
0 |
0 |
T3 |
230031 |
230030 |
0 |
0 |
T4 |
369447 |
369446 |
0 |
0 |
T5 |
10505 |
10504 |
0 |
0 |
T10 |
35131 |
35130 |
0 |
0 |
T11 |
1098 |
1097 |
0 |
0 |
T12 |
1036 |
1035 |
0 |
0 |
T13 |
42605 |
42604 |
0 |
0 |
T14 |
1625 |
1624 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
43373 |
42550 |
0 |
0 |
selKnown1 |
949 |
126 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
43373 |
42550 |
0 |
0 |
T1 |
86 |
85 |
0 |
0 |
T2 |
13 |
12 |
0 |
0 |
T3 |
98 |
97 |
0 |
0 |
T4 |
197 |
196 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T10 |
89 |
88 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
60 |
59 |
0 |
0 |
T14 |
3 |
2 |
0 |
0 |
T15 |
0 |
7 |
0 |
0 |
T16 |
0 |
346 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
949 |
126 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
6 |
5 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |