Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
41666368 |
41664738 |
0 |
0 |
selKnown1 |
59572278 |
59570648 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41666368 |
41664738 |
0 |
0 |
T1 |
92 |
91 |
0 |
0 |
T2 |
58 |
57 |
0 |
0 |
T3 |
80 |
79 |
0 |
0 |
T4 |
7330 |
7328 |
0 |
0 |
T5 |
100054 |
100053 |
0 |
0 |
T6 |
0 |
31491 |
0 |
0 |
T7 |
0 |
50835 |
0 |
0 |
T10 |
64 |
62 |
0 |
0 |
T11 |
7 |
5 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
57 |
55 |
0 |
0 |
T14 |
80 |
78 |
0 |
0 |
T15 |
6 |
4 |
0 |
0 |
T16 |
1 |
9 |
0 |
0 |
T17 |
0 |
17726 |
0 |
0 |
T18 |
0 |
47973 |
0 |
0 |
T19 |
0 |
38061 |
0 |
0 |
T20 |
0 |
532865 |
0 |
0 |
T21 |
0 |
63178 |
0 |
0 |
T22 |
0 |
268462 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59572278 |
59570648 |
0 |
0 |
T1 |
71945 |
71944 |
0 |
0 |
T2 |
27470 |
27469 |
0 |
0 |
T3 |
32988 |
32987 |
0 |
0 |
T4 |
4939 |
4938 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
15911 |
15910 |
0 |
0 |
T11 |
3314 |
3313 |
0 |
0 |
T12 |
1115 |
1114 |
0 |
0 |
T13 |
21782 |
21781 |
0 |
0 |
T14 |
45397 |
45396 |
0 |
0 |
T15 |
2793 |
2792 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
41623705 |
41622890 |
0 |
0 |
selKnown1 |
59571324 |
59570509 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
41623705 |
41622890 |
0 |
0 |
T4 |
7328 |
7327 |
0 |
0 |
T5 |
100054 |
100053 |
0 |
0 |
T6 |
0 |
31491 |
0 |
0 |
T7 |
0 |
50835 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
0 |
17726 |
0 |
0 |
T18 |
0 |
47973 |
0 |
0 |
T19 |
0 |
38061 |
0 |
0 |
T20 |
0 |
532865 |
0 |
0 |
T21 |
0 |
63178 |
0 |
0 |
T22 |
0 |
268462 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59571324 |
59570509 |
0 |
0 |
T1 |
71945 |
71944 |
0 |
0 |
T2 |
27470 |
27469 |
0 |
0 |
T3 |
32988 |
32987 |
0 |
0 |
T4 |
4939 |
4938 |
0 |
0 |
T10 |
15911 |
15910 |
0 |
0 |
T11 |
3314 |
3313 |
0 |
0 |
T12 |
1115 |
1114 |
0 |
0 |
T13 |
21782 |
21781 |
0 |
0 |
T14 |
45397 |
45396 |
0 |
0 |
T15 |
2793 |
2792 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42663 |
41848 |
0 |
0 |
selKnown1 |
954 |
139 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42663 |
41848 |
0 |
0 |
T1 |
92 |
91 |
0 |
0 |
T2 |
58 |
57 |
0 |
0 |
T3 |
80 |
79 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T10 |
63 |
62 |
0 |
0 |
T11 |
6 |
5 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
56 |
55 |
0 |
0 |
T14 |
79 |
78 |
0 |
0 |
T15 |
5 |
4 |
0 |
0 |
T16 |
0 |
9 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
954 |
139 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
4 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |