Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
415745 |
0 |
0 |
T4 |
52884 |
226 |
0 |
0 |
T5 |
800083 |
75 |
0 |
0 |
T6 |
23145 |
148 |
0 |
0 |
T7 |
16974 |
0 |
0 |
0 |
T8 |
10927 |
0 |
0 |
0 |
T9 |
11671 |
0 |
0 |
0 |
T10 |
11346 |
0 |
0 |
0 |
T11 |
0 |
1582 |
0 |
0 |
T35 |
39133 |
390 |
0 |
0 |
T44 |
9792 |
0 |
0 |
0 |
T52 |
0 |
394 |
0 |
0 |
T94 |
10614 |
0 |
0 |
0 |
T97 |
0 |
6 |
0 |
0 |
T100 |
0 |
234 |
0 |
0 |
T104 |
0 |
230 |
0 |
0 |
T105 |
0 |
76 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
415658 |
0 |
0 |
T4 |
52884 |
226 |
0 |
0 |
T5 |
800083 |
67 |
0 |
0 |
T6 |
23145 |
148 |
0 |
0 |
T7 |
16974 |
0 |
0 |
0 |
T8 |
10927 |
0 |
0 |
0 |
T9 |
11671 |
0 |
0 |
0 |
T10 |
11346 |
0 |
0 |
0 |
T11 |
0 |
1582 |
0 |
0 |
T35 |
39133 |
390 |
0 |
0 |
T44 |
9792 |
0 |
0 |
0 |
T52 |
0 |
394 |
0 |
0 |
T94 |
10614 |
0 |
0 |
0 |
T97 |
0 |
6 |
0 |
0 |
T100 |
0 |
234 |
0 |
0 |
T104 |
0 |
230 |
0 |
0 |
T105 |
0 |
76 |
0 |
0 |