Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.gen_alert_tx[4].u_prim_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
77.78 77.78


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
77.78 77.78


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.98 97.18 88.57 97.19 96.97 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.gen_alert_tx[0].u_prim_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.98 97.18 88.57 97.19 96.97 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.gen_alert_tx[1].u_prim_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.98 97.18 88.57 97.19 96.97 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.gen_alert_tx[2].u_prim_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.98 97.18 88.57 97.19 96.97 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.gen_alert_tx[3].u_prim_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.98 97.18 88.57 97.19 96.97 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : prim_alert_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
rst_ni Yes Yes T108,T167,T168 Yes T14,T107,T108 INPUT
alert_test_i Yes Yes T107,T108,T109 Yes T107,T108,T109 INPUT
alert_req_i Yes Yes T108,T1,T3 Yes T108,T1,T3 INPUT
alert_ack_o Yes Yes T108,T1,T3 Yes T108,T1,T3 OUTPUT
alert_state_o Yes Yes T108,T1,T3 Yes T108,T1,T3 OUTPUT
alert_rx_i.ack_n Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
alert_rx_i.ack_p Yes Yes T107,T108,T109 Yes T107,T108,T109 INPUT
alert_rx_i.ping_n Unreachable Unreachable Unreachable INPUT
alert_rx_i.ping_p Unreachable Unreachable Unreachable INPUT
alert_tx_o.alert_n Yes Yes T14,T107,T108 Yes T14,T107,T108 OUTPUT
alert_tx_o.alert_p Yes Yes T107,T108,T109 Yes T107,T108,T109 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_alert_tx[4].u_prim_alert_sender
TotalCoveredPercent
Totals 9 7 77.78
Total Bits 18 14 77.78
Total Bits 0->1 9 7 77.78
Total Bits 1->0 9 7 77.78

Ports 9 7 77.78
Port Bits 18 14 77.78
Port Bits 0->1 9 7 77.78
Port Bits 1->0 9 7 77.78

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
rst_ni Yes Yes T108,T167,T168 Yes T14,T107,T108 INPUT
alert_test_i Yes Yes T107,T108,T109 Yes T107,T108,T109 INPUT
alert_req_i Unreachable Unreachable Unreachable INPUT
alert_ack_o No No No OUTPUT
alert_state_o No No No OUTPUT
alert_rx_i.ack_n Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
alert_rx_i.ack_p Yes Yes T107,T108,T109 Yes T107,T108,T109 INPUT
alert_rx_i.ping_n Unreachable Unreachable Unreachable INPUT
alert_rx_i.ping_p Unreachable Unreachable Unreachable INPUT
alert_tx_o.alert_n Yes Yes T14,T107,T108 Yes T14,T107,T108 OUTPUT
alert_tx_o.alert_p Yes Yes T107,T108,T109 Yes T107,T108,T109 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_alert_tx[0].u_prim_alert_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
rst_ni Yes Yes T108,T167,T168 Yes T14,T107,T108 INPUT
alert_test_i Yes Yes T107,T108,T109 Yes T107,T108,T109 INPUT
alert_req_i Yes Yes T1,T3,T5 Yes T1,T3,T5 INPUT
alert_ack_o Yes Yes T1,T3,T5 Yes T1,T3,T5 OUTPUT
alert_state_o Yes Yes T1,T3,T5 Yes T1,T3,T5 OUTPUT
alert_rx_i.ack_n Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
alert_rx_i.ack_p Yes Yes T107,T108,T109 Yes T107,T108,T109 INPUT
alert_rx_i.ping_n Unreachable Unreachable Unreachable INPUT
alert_rx_i.ping_p Unreachable Unreachable Unreachable INPUT
alert_tx_o.alert_n Yes Yes T14,T107,T108 Yes T14,T107,T108 OUTPUT
alert_tx_o.alert_p Yes Yes T107,T108,T109 Yes T107,T108,T109 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_alert_tx[1].u_prim_alert_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
rst_ni Yes Yes T108,T167,T168 Yes T14,T107,T108 INPUT
alert_test_i Yes Yes T108,T109,T168 Yes T108,T109,T168 INPUT
alert_req_i Yes Yes T1,T3,T5 Yes T1,T3,T5 INPUT
alert_ack_o Yes Yes T1,T3,T5 Yes T1,T3,T5 OUTPUT
alert_state_o Yes Yes T1,T3,T5 Yes T1,T3,T5 OUTPUT
alert_rx_i.ack_n Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
alert_rx_i.ack_p Yes Yes T108,T109,T168 Yes T108,T109,T168 INPUT
alert_rx_i.ping_n Unreachable Unreachable Unreachable INPUT
alert_rx_i.ping_p Unreachable Unreachable Unreachable INPUT
alert_tx_o.alert_n Yes Yes T14,T107,T108 Yes T14,T107,T108 OUTPUT
alert_tx_o.alert_p Yes Yes T108,T109,T168 Yes T108,T109,T168 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_alert_tx[2].u_prim_alert_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
rst_ni Yes Yes T108,T167,T168 Yes T14,T107,T108 INPUT
alert_test_i Yes Yes T107,T108,T109 Yes T107,T108,T109 INPUT
alert_req_i Yes Yes T108,T17,T18 Yes T108,T17,T18 INPUT
alert_ack_o Yes Yes T108,T17,T18 Yes T108,T17,T18 OUTPUT
alert_state_o Yes Yes T108,T17,T18 Yes T108,T17,T18 OUTPUT
alert_rx_i.ack_n Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
alert_rx_i.ack_p Yes Yes T107,T108,T109 Yes T107,T108,T109 INPUT
alert_rx_i.ping_n Unreachable Unreachable Unreachable INPUT
alert_rx_i.ping_p Unreachable Unreachable Unreachable INPUT
alert_tx_o.alert_n Yes Yes T14,T107,T108 Yes T14,T107,T108 OUTPUT
alert_tx_o.alert_p Yes Yes T107,T108,T109 Yes T107,T108,T109 OUTPUT

Toggle Coverage for Instance : tb.dut.gen_alert_tx[3].u_prim_alert_sender
TotalCoveredPercent
Totals 10 10 100.00
Total Bits 20 20 100.00
Total Bits 0->1 10 10 100.00
Total Bits 1->0 10 10 100.00

Ports 10 10 100.00
Port Bits 20 20 100.00
Port Bits 0->1 10 10 100.00
Port Bits 1->0 10 10 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
rst_ni Yes Yes T108,T167,T168 Yes T14,T107,T108 INPUT
alert_test_i Yes Yes T108,T109,T167 Yes T108,T109,T167 INPUT
alert_req_i Yes Yes T108,T17,T18 Yes T108,T17,T18 INPUT
alert_ack_o Yes Yes T108,T17,T18 Yes T108,T17,T18 OUTPUT
alert_state_o Yes Yes T108,T17,T18 Yes T108,T17,T18 OUTPUT
alert_rx_i.ack_n Yes Yes T14,T107,T108 Yes T14,T107,T108 INPUT
alert_rx_i.ack_p Yes Yes T108,T109,T167 Yes T108,T109,T167 INPUT
alert_rx_i.ping_n Unreachable Unreachable Unreachable INPUT
alert_rx_i.ping_p Unreachable Unreachable Unreachable INPUT
alert_tx_o.alert_n Yes Yes T14,T107,T108 Yes T14,T107,T108 OUTPUT
alert_tx_o.alert_p Yes Yes T108,T109,T167 Yes T108,T109,T167 OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%