Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1451411390 |
479161 |
0 |
0 |
T1 |
80703 |
844 |
0 |
0 |
T2 |
21112 |
0 |
0 |
0 |
T3 |
14351 |
0 |
0 |
0 |
T4 |
39226 |
254 |
0 |
0 |
T5 |
67882 |
470 |
0 |
0 |
T9 |
16233 |
0 |
0 |
0 |
T10 |
10549 |
0 |
0 |
0 |
T11 |
12064 |
0 |
0 |
0 |
T12 |
17367 |
0 |
0 |
0 |
T13 |
51488 |
552 |
0 |
0 |
T24 |
0 |
548 |
0 |
0 |
T102 |
0 |
192 |
0 |
0 |
T106 |
0 |
368 |
0 |
0 |
T113 |
0 |
180 |
0 |
0 |
T114 |
0 |
274 |
0 |
0 |
T143 |
0 |
566 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1451411390 |
479087 |
0 |
0 |
T1 |
80703 |
844 |
0 |
0 |
T2 |
21112 |
0 |
0 |
0 |
T3 |
14351 |
0 |
0 |
0 |
T4 |
39226 |
253 |
0 |
0 |
T5 |
67882 |
470 |
0 |
0 |
T9 |
16233 |
0 |
0 |
0 |
T10 |
10549 |
0 |
0 |
0 |
T11 |
12064 |
0 |
0 |
0 |
T12 |
17367 |
0 |
0 |
0 |
T13 |
51488 |
552 |
0 |
0 |
T24 |
0 |
502 |
0 |
0 |
T102 |
0 |
192 |
0 |
0 |
T106 |
0 |
368 |
0 |
0 |
T113 |
0 |
180 |
0 |
0 |
T114 |
0 |
274 |
0 |
0 |
T143 |
0 |
566 |
0 |
0 |