Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404005320 |
540983 |
0 |
0 |
T1 |
17259 |
92 |
0 |
0 |
T2 |
380768 |
4450 |
0 |
0 |
T3 |
639258 |
776 |
0 |
0 |
T4 |
57927 |
92 |
0 |
0 |
T5 |
23059 |
0 |
0 |
0 |
T6 |
19989 |
0 |
0 |
0 |
T7 |
207438 |
540 |
0 |
0 |
T8 |
34677 |
148 |
0 |
0 |
T9 |
9893 |
0 |
0 |
0 |
T10 |
14807 |
0 |
0 |
0 |
T11 |
0 |
11580 |
0 |
0 |
T12 |
0 |
6657 |
0 |
0 |
T33 |
0 |
732 |
0 |
0 |
T106 |
0 |
536 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
404005320 |
540950 |
0 |
0 |
T1 |
17259 |
92 |
0 |
0 |
T2 |
380768 |
4450 |
0 |
0 |
T3 |
639258 |
776 |
0 |
0 |
T4 |
57927 |
92 |
0 |
0 |
T5 |
23059 |
0 |
0 |
0 |
T6 |
19989 |
0 |
0 |
0 |
T7 |
207438 |
540 |
0 |
0 |
T8 |
34677 |
148 |
0 |
0 |
T9 |
9893 |
0 |
0 |
0 |
T10 |
14807 |
0 |
0 |
0 |
T11 |
0 |
11580 |
0 |
0 |
T12 |
0 |
6656 |
0 |
0 |
T33 |
0 |
732 |
0 |
0 |
T106 |
0 |
536 |
0 |
0 |