Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
516265254 |
533177 |
0 |
0 |
T3 |
11547 |
188 |
0 |
0 |
T4 |
866644 |
3678 |
0 |
0 |
T5 |
111724 |
670 |
0 |
0 |
T6 |
13442 |
0 |
0 |
0 |
T7 |
147884 |
234 |
0 |
0 |
T8 |
18642 |
0 |
0 |
0 |
T9 |
27010 |
96 |
0 |
0 |
T10 |
19808 |
0 |
0 |
0 |
T13 |
0 |
92 |
0 |
0 |
T19 |
53153 |
666 |
0 |
0 |
T20 |
0 |
468 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T34 |
0 |
3842 |
0 |
0 |
T99 |
6597 |
0 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
516265254 |
533130 |
0 |
0 |
T3 |
11547 |
188 |
0 |
0 |
T4 |
866644 |
3678 |
0 |
0 |
T5 |
111724 |
670 |
0 |
0 |
T6 |
13442 |
0 |
0 |
0 |
T7 |
147884 |
234 |
0 |
0 |
T8 |
18642 |
0 |
0 |
0 |
T9 |
27010 |
96 |
0 |
0 |
T10 |
19808 |
0 |
0 |
0 |
T13 |
0 |
92 |
0 |
0 |
T19 |
53153 |
666 |
0 |
0 |
T20 |
0 |
468 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T34 |
0 |
3842 |
0 |
0 |
T99 |
6597 |
0 |
0 |
0 |