Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426621337 |
500248 |
0 |
0 |
T1 |
142926 |
66 |
0 |
0 |
T2 |
58932 |
712 |
0 |
0 |
T3 |
12687 |
96 |
0 |
0 |
T4 |
17374 |
0 |
0 |
0 |
T5 |
291101 |
480 |
0 |
0 |
T6 |
0 |
236 |
0 |
0 |
T8 |
11496 |
0 |
0 |
0 |
T9 |
13135 |
0 |
0 |
0 |
T10 |
14777 |
182 |
0 |
0 |
T11 |
14354 |
92 |
0 |
0 |
T12 |
67539 |
292 |
0 |
0 |
T45 |
0 |
488 |
0 |
0 |
T89 |
0 |
192 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
426621337 |
500212 |
0 |
0 |
T1 |
142926 |
66 |
0 |
0 |
T2 |
58932 |
712 |
0 |
0 |
T3 |
12687 |
96 |
0 |
0 |
T4 |
17374 |
0 |
0 |
0 |
T5 |
291101 |
480 |
0 |
0 |
T6 |
0 |
236 |
0 |
0 |
T8 |
11496 |
0 |
0 |
0 |
T9 |
13135 |
0 |
0 |
0 |
T10 |
14777 |
182 |
0 |
0 |
T11 |
14354 |
92 |
0 |
0 |
T12 |
67539 |
292 |
0 |
0 |
T45 |
0 |
488 |
0 |
0 |
T89 |
0 |
192 |
0 |
0 |