Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504202618 |
544740 |
0 |
0 |
T4 |
56025 |
388 |
0 |
0 |
T5 |
193633 |
1336 |
0 |
0 |
T6 |
20336 |
258 |
0 |
0 |
T11 |
12872 |
0 |
0 |
0 |
T12 |
11864 |
0 |
0 |
0 |
T13 |
35098 |
66 |
0 |
0 |
T17 |
0 |
1584 |
0 |
0 |
T18 |
5514 |
0 |
0 |
0 |
T19 |
0 |
374 |
0 |
0 |
T31 |
30102 |
194 |
0 |
0 |
T32 |
0 |
768 |
0 |
0 |
T33 |
0 |
654 |
0 |
0 |
T57 |
12825 |
0 |
0 |
0 |
T70 |
0 |
98 |
0 |
0 |
T83 |
11493 |
0 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504202618 |
544693 |
0 |
0 |
T4 |
56025 |
388 |
0 |
0 |
T5 |
193633 |
1336 |
0 |
0 |
T6 |
20336 |
258 |
0 |
0 |
T11 |
12872 |
0 |
0 |
0 |
T12 |
11864 |
0 |
0 |
0 |
T13 |
35098 |
66 |
0 |
0 |
T17 |
0 |
1584 |
0 |
0 |
T18 |
5514 |
0 |
0 |
0 |
T19 |
0 |
374 |
0 |
0 |
T31 |
30102 |
194 |
0 |
0 |
T32 |
0 |
768 |
0 |
0 |
T33 |
0 |
654 |
0 |
0 |
T57 |
12825 |
0 |
0 |
0 |
T70 |
0 |
98 |
0 |
0 |
T83 |
11493 |
0 |
0 |
0 |