Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464973092 |
592458 |
0 |
0 |
T2 |
163780 |
264 |
0 |
0 |
T3 |
93953 |
644 |
0 |
0 |
T4 |
161903 |
96 |
0 |
0 |
T5 |
288963 |
3004 |
0 |
0 |
T6 |
0 |
3459 |
0 |
0 |
T7 |
11814 |
0 |
0 |
0 |
T8 |
9939 |
0 |
0 |
0 |
T9 |
12719 |
0 |
0 |
0 |
T10 |
21338 |
90 |
0 |
0 |
T11 |
103266 |
748 |
0 |
0 |
T32 |
0 |
642 |
0 |
0 |
T97 |
11679 |
0 |
0 |
0 |
T98 |
0 |
476 |
0 |
0 |
T99 |
0 |
280 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464973092 |
592403 |
0 |
0 |
T2 |
163780 |
264 |
0 |
0 |
T3 |
93953 |
644 |
0 |
0 |
T4 |
161903 |
96 |
0 |
0 |
T5 |
288963 |
3004 |
0 |
0 |
T6 |
0 |
3459 |
0 |
0 |
T7 |
11814 |
0 |
0 |
0 |
T8 |
9939 |
0 |
0 |
0 |
T9 |
12719 |
0 |
0 |
0 |
T10 |
21338 |
90 |
0 |
0 |
T11 |
103266 |
748 |
0 |
0 |
T32 |
0 |
642 |
0 |
0 |
T97 |
11679 |
0 |
0 |
0 |
T98 |
0 |
476 |
0 |
0 |
T99 |
0 |
280 |
0 |
0 |