Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473145275 |
553066 |
0 |
0 |
T4 |
46685 |
624 |
0 |
0 |
T5 |
276043 |
3162 |
0 |
0 |
T6 |
417024 |
1794 |
0 |
0 |
T8 |
104294 |
3126 |
0 |
0 |
T9 |
0 |
1426 |
0 |
0 |
T10 |
108168 |
0 |
0 |
0 |
T11 |
12051 |
0 |
0 |
0 |
T12 |
99707 |
486 |
0 |
0 |
T15 |
0 |
92 |
0 |
0 |
T36 |
0 |
282 |
0 |
0 |
T108 |
101822 |
0 |
0 |
0 |
T109 |
14593 |
0 |
0 |
0 |
T110 |
20566 |
90 |
0 |
0 |
T111 |
0 |
382 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473145275 |
553016 |
0 |
0 |
T4 |
46685 |
624 |
0 |
0 |
T5 |
276043 |
3162 |
0 |
0 |
T6 |
417024 |
1794 |
0 |
0 |
T8 |
104294 |
3126 |
0 |
0 |
T9 |
0 |
1426 |
0 |
0 |
T10 |
108168 |
0 |
0 |
0 |
T11 |
12051 |
0 |
0 |
0 |
T12 |
99707 |
486 |
0 |
0 |
T15 |
0 |
92 |
0 |
0 |
T36 |
0 |
282 |
0 |
0 |
T108 |
101822 |
0 |
0 |
0 |
T109 |
14593 |
0 |
0 |
0 |
T110 |
20566 |
90 |
0 |
0 |
T111 |
0 |
382 |
0 |
0 |