Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484016684 |
534503 |
0 |
0 |
T5 |
34147 |
4 |
0 |
0 |
T6 |
86766 |
988 |
0 |
0 |
T7 |
161332 |
77 |
0 |
0 |
T8 |
0 |
1370 |
0 |
0 |
T10 |
21333 |
0 |
0 |
0 |
T11 |
11449 |
0 |
0 |
0 |
T12 |
29139 |
280 |
0 |
0 |
T13 |
15911 |
0 |
0 |
0 |
T17 |
6341 |
0 |
0 |
0 |
T19 |
0 |
1116 |
0 |
0 |
T31 |
0 |
936 |
0 |
0 |
T70 |
48088 |
242 |
0 |
0 |
T71 |
35938 |
466 |
0 |
0 |
T110 |
0 |
188 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
484016684 |
534445 |
0 |
0 |
T5 |
34147 |
4 |
0 |
0 |
T6 |
86766 |
988 |
0 |
0 |
T7 |
161332 |
77 |
0 |
0 |
T8 |
0 |
1370 |
0 |
0 |
T10 |
21333 |
0 |
0 |
0 |
T11 |
11449 |
0 |
0 |
0 |
T12 |
29139 |
280 |
0 |
0 |
T13 |
15911 |
0 |
0 |
0 |
T17 |
6341 |
0 |
0 |
0 |
T19 |
0 |
1116 |
0 |
0 |
T31 |
0 |
936 |
0 |
0 |
T70 |
48088 |
242 |
0 |
0 |
T71 |
35938 |
466 |
0 |
0 |
T110 |
0 |
188 |
0 |
0 |