Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473310088 |
551166 |
0 |
0 |
T3 |
547471 |
682 |
0 |
0 |
T4 |
50763 |
380 |
0 |
0 |
T5 |
11371 |
90 |
0 |
0 |
T6 |
655000 |
12716 |
0 |
0 |
T7 |
0 |
2252 |
0 |
0 |
T8 |
15736 |
0 |
0 |
0 |
T9 |
12774 |
0 |
0 |
0 |
T10 |
83394 |
1108 |
0 |
0 |
T11 |
9262 |
0 |
0 |
0 |
T13 |
20024 |
0 |
0 |
0 |
T25 |
0 |
377 |
0 |
0 |
T42 |
0 |
184 |
0 |
0 |
T112 |
80231 |
630 |
0 |
0 |
T113 |
0 |
298 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
473310088 |
551129 |
0 |
0 |
T3 |
547471 |
682 |
0 |
0 |
T4 |
50763 |
380 |
0 |
0 |
T5 |
11371 |
90 |
0 |
0 |
T6 |
655000 |
12716 |
0 |
0 |
T7 |
0 |
2252 |
0 |
0 |
T8 |
15736 |
0 |
0 |
0 |
T9 |
12774 |
0 |
0 |
0 |
T10 |
83394 |
1108 |
0 |
0 |
T11 |
9262 |
0 |
0 |
0 |
T13 |
20024 |
0 |
0 |
0 |
T25 |
0 |
377 |
0 |
0 |
T42 |
0 |
184 |
0 |
0 |
T112 |
80231 |
630 |
0 |
0 |
T113 |
0 |
298 |
0 |
0 |