Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[0].u_prim_lfsr

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.57 91.57


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.57 91.57


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_prim_double_lfsr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[1].u_prim_lfsr

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.57 91.57


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.57 91.57


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_prim_double_lfsr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : prim_lfsr
TotalCoveredPercent
Totals 5 4 80.00
Total Bits 166 152 91.57
Total Bits 0->1 83 76 91.57
Total Bits 1->0 83 76 91.57

Ports 5 4 80.00
Port Bits 166 152 91.57
Port Bits 0->1 83 76 91.57
Port Bits 1->0 83 76 91.57

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
seed_en_i Unreachable Unreachable Unreachable INPUT
seed_i[39:0] Unreachable Unreachable Unreachable INPUT
lfsr_en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
entropy_i[7:0] Yes Yes *T237,*T238 Yes T237,T238 INPUT
entropy_i[9:8] No No No INPUT
entropy_i[21:10] Yes Yes *T238,*T237 Yes T238,T237 INPUT
entropy_i[23:22] No No No INPUT
entropy_i[25:24] Yes Yes *T237,*T238 Yes T237,T238 INPUT
entropy_i[27:26] No No No INPUT
entropy_i[28] Yes Yes *T238,*T237 Yes T238,T237 INPUT
entropy_i[29] No No No INPUT
entropy_i[39:30] Yes Yes T238,T237 Yes T238,T237 INPUT
state_o[39:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[0].u_prim_lfsr
TotalCoveredPercent
Totals 5 4 80.00
Total Bits 166 152 91.57
Total Bits 0->1 83 76 91.57
Total Bits 1->0 83 76 91.57

Ports 5 4 80.00
Port Bits 166 152 91.57
Port Bits 0->1 83 76 91.57
Port Bits 1->0 83 76 91.57

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
seed_en_i Unreachable Unreachable Unreachable INPUT
seed_i[39:0] Unreachable Unreachable Unreachable INPUT
lfsr_en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
entropy_i[7:0] Yes Yes *T237,*T238 Yes T237,T238 INPUT
entropy_i[9:8] No No No INPUT
entropy_i[21:10] Yes Yes *T238,*T237 Yes T238,T237 INPUT
entropy_i[23:22] No No No INPUT
entropy_i[25:24] Yes Yes *T237,*T238 Yes T237,T238 INPUT
entropy_i[27:26] No No No INPUT
entropy_i[28] Yes Yes *T238,*T237 Yes T238,T237 INPUT
entropy_i[29] No No No INPUT
entropy_i[39:30] Yes Yes T238,T237 Yes T238,T237 INPUT
state_o[39:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[1].u_prim_lfsr
TotalCoveredPercent
Totals 5 4 80.00
Total Bits 166 152 91.57
Total Bits 0->1 83 76 91.57
Total Bits 1->0 83 76 91.57

Ports 5 4 80.00
Port Bits 166 152 91.57
Port Bits 0->1 83 76 91.57
Port Bits 1->0 83 76 91.57

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
seed_en_i Unreachable Unreachable Unreachable INPUT
seed_i[39:0] Unreachable Unreachable Unreachable INPUT
lfsr_en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
entropy_i[7:0] Yes Yes *T237,*T238 Yes T237,T238 INPUT
entropy_i[9:8] No No No INPUT
entropy_i[21:10] Yes Yes *T238,*T237 Yes T238,T237 INPUT
entropy_i[23:22] No No No INPUT
entropy_i[25:24] Yes Yes *T237,*T238 Yes T237,T238 INPUT
entropy_i[27:26] No No No INPUT
entropy_i[28] Yes Yes *T238,*T237 Yes T238,T237 INPUT
entropy_i[29] No No No INPUT
entropy_i[39:30] Yes Yes T238,T237 Yes T238,T237 INPUT
state_o[39:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%