Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
472911988 |
551509 |
0 |
0 |
T2 |
22056 |
68 |
0 |
0 |
T3 |
19722 |
0 |
0 |
0 |
T4 |
584642 |
2018 |
0 |
0 |
T5 |
22643 |
276 |
0 |
0 |
T8 |
11592 |
0 |
0 |
0 |
T9 |
5578 |
0 |
0 |
0 |
T10 |
9672 |
0 |
0 |
0 |
T11 |
10312 |
0 |
0 |
0 |
T12 |
75949 |
1022 |
0 |
0 |
T27 |
0 |
1052 |
0 |
0 |
T36 |
0 |
1008 |
0 |
0 |
T52 |
0 |
374 |
0 |
0 |
T100 |
150233 |
744 |
0 |
0 |
T101 |
0 |
1058 |
0 |
0 |
T103 |
0 |
86 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
472911988 |
551434 |
0 |
0 |
T2 |
22056 |
68 |
0 |
0 |
T3 |
19722 |
0 |
0 |
0 |
T4 |
584642 |
2018 |
0 |
0 |
T5 |
22643 |
276 |
0 |
0 |
T8 |
11592 |
0 |
0 |
0 |
T9 |
5578 |
0 |
0 |
0 |
T10 |
9672 |
0 |
0 |
0 |
T11 |
10312 |
0 |
0 |
0 |
T12 |
75949 |
1022 |
0 |
0 |
T27 |
0 |
1052 |
0 |
0 |
T36 |
0 |
1008 |
0 |
0 |
T52 |
0 |
374 |
0 |
0 |
T100 |
150233 |
744 |
0 |
0 |
T101 |
0 |
1058 |
0 |
0 |
T103 |
0 |
86 |
0 |
0 |