Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506809203 |
599864 |
0 |
0 |
T3 |
45277 |
741 |
0 |
0 |
T4 |
374436 |
2198 |
0 |
0 |
T5 |
23884 |
188 |
0 |
0 |
T6 |
131424 |
1639 |
0 |
0 |
T8 |
10345 |
0 |
0 |
0 |
T9 |
10638 |
0 |
0 |
0 |
T10 |
184952 |
650 |
0 |
0 |
T11 |
53223 |
748 |
0 |
0 |
T12 |
10914 |
0 |
0 |
0 |
T15 |
86814 |
134 |
0 |
0 |
T87 |
0 |
480 |
0 |
0 |
T100 |
0 |
186 |
0 |
0 |
T101 |
0 |
200 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506809203 |
599756 |
0 |
0 |
T3 |
45277 |
741 |
0 |
0 |
T4 |
374436 |
2198 |
0 |
0 |
T5 |
23884 |
188 |
0 |
0 |
T6 |
131424 |
1639 |
0 |
0 |
T8 |
10345 |
0 |
0 |
0 |
T9 |
10638 |
0 |
0 |
0 |
T10 |
184952 |
650 |
0 |
0 |
T11 |
53223 |
747 |
0 |
0 |
T12 |
10914 |
0 |
0 |
0 |
T15 |
86814 |
134 |
0 |
0 |
T87 |
0 |
480 |
0 |
0 |
T100 |
0 |
186 |
0 |
0 |
T101 |
0 |
200 |
0 |
0 |