Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
499706234 |
556161 |
0 |
0 |
T2 |
305640 |
264 |
0 |
0 |
T3 |
4303 |
0 |
0 |
0 |
T4 |
46598 |
460 |
0 |
0 |
T5 |
29520 |
612 |
0 |
0 |
T7 |
0 |
644 |
0 |
0 |
T8 |
0 |
2431 |
0 |
0 |
T9 |
10744 |
0 |
0 |
0 |
T10 |
9092 |
96 |
0 |
0 |
T11 |
12982 |
0 |
0 |
0 |
T12 |
184453 |
592 |
0 |
0 |
T13 |
32648 |
288 |
0 |
0 |
T19 |
0 |
210 |
0 |
0 |
T25 |
61047 |
757 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
499706234 |
556097 |
0 |
0 |
T2 |
305640 |
264 |
0 |
0 |
T3 |
4303 |
0 |
0 |
0 |
T4 |
46598 |
460 |
0 |
0 |
T5 |
29520 |
612 |
0 |
0 |
T7 |
0 |
644 |
0 |
0 |
T8 |
0 |
2431 |
0 |
0 |
T9 |
10744 |
0 |
0 |
0 |
T10 |
9092 |
96 |
0 |
0 |
T11 |
12982 |
0 |
0 |
0 |
T12 |
184453 |
592 |
0 |
0 |
T13 |
32648 |
288 |
0 |
0 |
T19 |
0 |
192 |
0 |
0 |
T25 |
61047 |
757 |
0 |
0 |