Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
480569264 |
542437 |
0 |
0 |
| T2 |
433300 |
924 |
0 |
0 |
| T3 |
98167 |
1010 |
0 |
0 |
| T4 |
478748 |
1706 |
0 |
0 |
| T6 |
842410 |
5334 |
0 |
0 |
| T7 |
12333 |
0 |
0 |
0 |
| T8 |
5262 |
0 |
0 |
0 |
| T9 |
22582 |
90 |
0 |
0 |
| T10 |
206650 |
1837 |
0 |
0 |
| T11 |
28596 |
274 |
0 |
0 |
| T26 |
13309 |
0 |
0 |
0 |
| T31 |
0 |
562 |
0 |
0 |
| T91 |
0 |
188 |
0 |
0 |
| T92 |
0 |
366 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
480569264 |
542379 |
0 |
0 |
| T2 |
433300 |
924 |
0 |
0 |
| T3 |
98167 |
1010 |
0 |
0 |
| T4 |
478748 |
1706 |
0 |
0 |
| T6 |
842410 |
5334 |
0 |
0 |
| T7 |
12333 |
0 |
0 |
0 |
| T8 |
5262 |
0 |
0 |
0 |
| T9 |
22582 |
90 |
0 |
0 |
| T10 |
206650 |
1837 |
0 |
0 |
| T11 |
28596 |
274 |
0 |
0 |
| T26 |
13309 |
0 |
0 |
0 |
| T31 |
0 |
562 |
0 |
0 |
| T91 |
0 |
188 |
0 |
0 |
| T92 |
0 |
366 |
0 |
0 |