Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[0].u_prim_lfsr

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.95 87.95


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.95 87.95


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_prim_double_lfsr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[1].u_prim_lfsr

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.95 87.95


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.95 87.95


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_prim_double_lfsr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : prim_lfsr
TotalCoveredPercent
Totals 5 4 80.00
Total Bits 166 146 87.95
Total Bits 0->1 83 73 87.95
Total Bits 1->0 83 73 87.95

Ports 5 4 80.00
Port Bits 166 146 87.95
Port Bits 0->1 83 73 87.95
Port Bits 1->0 83 73 87.95

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
seed_en_i Unreachable Unreachable Unreachable INPUT
seed_i[39:0] Unreachable Unreachable Unreachable INPUT
lfsr_en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
entropy_i[1:0] Yes Yes *T16,*T135 Yes T16,T135 INPUT
entropy_i[2] No No No INPUT
entropy_i[3] Yes Yes *T135 Yes T135 INPUT
entropy_i[4] No No No INPUT
entropy_i[6:5] Yes Yes *T135,*T16 Yes T135,T16 INPUT
entropy_i[7] No No No INPUT
entropy_i[9:8] Yes Yes T16,*T135 Yes T16,T135 INPUT
entropy_i[11:10] No No No INPUT
entropy_i[12] Yes Yes *T135 Yes T135 INPUT
entropy_i[13] No No No INPUT
entropy_i[19:14] Yes Yes T135,*T16 Yes T135,T16 INPUT
entropy_i[21:20] No No No INPUT
entropy_i[22] Yes Yes *T16 Yes T16 INPUT
entropy_i[23] No No No INPUT
entropy_i[24] Yes Yes *T16 Yes T16 INPUT
entropy_i[25] No No No INPUT
entropy_i[39:26] Yes Yes T135,T16 Yes T135,T16 INPUT
state_o[39:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[0].u_prim_lfsr
TotalCoveredPercent
Totals 5 4 80.00
Total Bits 166 146 87.95
Total Bits 0->1 83 73 87.95
Total Bits 1->0 83 73 87.95

Ports 5 4 80.00
Port Bits 166 146 87.95
Port Bits 0->1 83 73 87.95
Port Bits 1->0 83 73 87.95

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
seed_en_i Unreachable Unreachable Unreachable INPUT
seed_i[39:0] Unreachable Unreachable Unreachable INPUT
lfsr_en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
entropy_i[1:0] Yes Yes *T16,*T135 Yes T16,T135 INPUT
entropy_i[2] No No No INPUT
entropy_i[3] Yes Yes *T135 Yes T135 INPUT
entropy_i[4] No No No INPUT
entropy_i[6:5] Yes Yes *T135,*T16 Yes T135,T16 INPUT
entropy_i[7] No No No INPUT
entropy_i[9:8] Yes Yes T16,*T135 Yes T16,T135 INPUT
entropy_i[11:10] No No No INPUT
entropy_i[12] Yes Yes *T135 Yes T135 INPUT
entropy_i[13] No No No INPUT
entropy_i[19:14] Yes Yes T135,*T16 Yes T135,T16 INPUT
entropy_i[21:20] No No No INPUT
entropy_i[22] Yes Yes *T16 Yes T16 INPUT
entropy_i[23] No No No INPUT
entropy_i[24] Yes Yes *T16 Yes T16 INPUT
entropy_i[25] No No No INPUT
entropy_i[39:26] Yes Yes T135,T16 Yes T135,T16 INPUT
state_o[39:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[1].u_prim_lfsr
TotalCoveredPercent
Totals 5 4 80.00
Total Bits 166 146 87.95
Total Bits 0->1 83 73 87.95
Total Bits 1->0 83 73 87.95

Ports 5 4 80.00
Port Bits 166 146 87.95
Port Bits 0->1 83 73 87.95
Port Bits 1->0 83 73 87.95

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
seed_en_i Unreachable Unreachable Unreachable INPUT
seed_i[39:0] Unreachable Unreachable Unreachable INPUT
lfsr_en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
entropy_i[1:0] Yes Yes *T16,*T135 Yes T16,T135 INPUT
entropy_i[2] No No No INPUT
entropy_i[3] Yes Yes *T135 Yes T135 INPUT
entropy_i[4] No No No INPUT
entropy_i[6:5] Yes Yes *T135,*T16 Yes T135,T16 INPUT
entropy_i[7] No No No INPUT
entropy_i[9:8] Yes Yes T16,*T135 Yes T16,T135 INPUT
entropy_i[11:10] No No No INPUT
entropy_i[12] Yes Yes *T135 Yes T135 INPUT
entropy_i[13] No No No INPUT
entropy_i[19:14] Yes Yes T135,*T16 Yes T135,T16 INPUT
entropy_i[21:20] No No No INPUT
entropy_i[22] Yes Yes *T16 Yes T16 INPUT
entropy_i[23] No No No INPUT
entropy_i[24] Yes Yes *T16 Yes T16 INPUT
entropy_i[25] No No No INPUT
entropy_i[39:26] Yes Yes T135,T16 Yes T135,T16 INPUT
state_o[39:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%