Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
352176410 |
441990 |
0 |
0 |
T1 |
25159 |
192 |
0 |
0 |
T2 |
27306 |
380 |
0 |
0 |
T3 |
11796 |
0 |
0 |
0 |
T4 |
21479 |
283 |
0 |
0 |
T5 |
34471 |
0 |
0 |
0 |
T6 |
0 |
2704 |
0 |
0 |
T8 |
13641 |
0 |
0 |
0 |
T9 |
12821 |
0 |
0 |
0 |
T10 |
25559 |
184 |
0 |
0 |
T11 |
24911 |
0 |
0 |
0 |
T12 |
14235 |
0 |
0 |
0 |
T13 |
0 |
1764 |
0 |
0 |
T15 |
0 |
1324 |
0 |
0 |
T28 |
0 |
744 |
0 |
0 |
T29 |
0 |
940 |
0 |
0 |
T39 |
0 |
284 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
352176410 |
441942 |
0 |
0 |
T1 |
25159 |
192 |
0 |
0 |
T2 |
27306 |
380 |
0 |
0 |
T3 |
11796 |
0 |
0 |
0 |
T4 |
21479 |
283 |
0 |
0 |
T5 |
34471 |
0 |
0 |
0 |
T6 |
0 |
2704 |
0 |
0 |
T8 |
13641 |
0 |
0 |
0 |
T9 |
12821 |
0 |
0 |
0 |
T10 |
25559 |
184 |
0 |
0 |
T11 |
24911 |
0 |
0 |
0 |
T12 |
14235 |
0 |
0 |
0 |
T13 |
0 |
1764 |
0 |
0 |
T15 |
0 |
1324 |
0 |
0 |
T28 |
0 |
744 |
0 |
0 |
T29 |
0 |
940 |
0 |
0 |
T39 |
0 |
284 |
0 |
0 |