SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
78.31 | 78.31 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[0].u_prim_lfsr | 78.31 | 78.31 | |||||
tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.gen_double_lfsr[1].u_prim_lfsr | 78.31 | 78.31 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
78.31 | 78.31 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
78.31 | 78.31 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | u_prim_double_lfsr |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
78.31 | 78.31 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
78.31 | 78.31 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
100.00 | 100.00 | 100.00 | 100.00 | u_prim_double_lfsr |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 5 | 4 | 80.00 |
Total Bits | 166 | 130 | 78.31 |
Total Bits 0->1 | 83 | 65 | 78.31 |
Total Bits 1->0 | 83 | 65 | 78.31 |
Ports | 5 | 4 | 80.00 |
Port Bits | 166 | 130 | 78.31 |
Port Bits 0->1 | 83 | 65 | 78.31 |
Port Bits 1->0 | 83 | 65 | 78.31 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
seed_en_i | Unreachable | Unreachable | Unreachable | INPUT | ||
seed_i[39:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
lfsr_en_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
entropy_i[0] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[1] | No | No | No | INPUT | ||
entropy_i[3:2] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[6:4] | No | No | No | INPUT | ||
entropy_i[7] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[9:8] | No | No | No | INPUT | ||
entropy_i[10] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[12:11] | No | No | No | INPUT | ||
entropy_i[13] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[15:14] | No | No | No | INPUT | ||
entropy_i[18:16] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[20:19] | No | No | No | INPUT | ||
entropy_i[25:21] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[27:26] | No | No | No | INPUT | ||
entropy_i[30:28] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[32:31] | No | No | No | INPUT | ||
entropy_i[34:33] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[36:35] | No | No | No | INPUT | ||
entropy_i[39:37] | Yes | Yes | T16 | Yes | T16 | INPUT |
state_o[39:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 5 | 4 | 80.00 |
Total Bits | 166 | 130 | 78.31 |
Total Bits 0->1 | 83 | 65 | 78.31 |
Total Bits 1->0 | 83 | 65 | 78.31 |
Ports | 5 | 4 | 80.00 |
Port Bits | 166 | 130 | 78.31 |
Port Bits 0->1 | 83 | 65 | 78.31 |
Port Bits 1->0 | 83 | 65 | 78.31 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
seed_en_i | Unreachable | Unreachable | Unreachable | INPUT | ||
seed_i[39:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
lfsr_en_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
entropy_i[0] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[1] | No | No | No | INPUT | ||
entropy_i[3:2] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[6:4] | No | No | No | INPUT | ||
entropy_i[7] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[9:8] | No | No | No | INPUT | ||
entropy_i[10] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[12:11] | No | No | No | INPUT | ||
entropy_i[13] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[15:14] | No | No | No | INPUT | ||
entropy_i[18:16] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[20:19] | No | No | No | INPUT | ||
entropy_i[25:21] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[27:26] | No | No | No | INPUT | ||
entropy_i[30:28] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[32:31] | No | No | No | INPUT | ||
entropy_i[34:33] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[36:35] | No | No | No | INPUT | ||
entropy_i[39:37] | Yes | Yes | T16 | Yes | T16 | INPUT |
state_o[39:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 5 | 4 | 80.00 |
Total Bits | 166 | 130 | 78.31 |
Total Bits 0->1 | 83 | 65 | 78.31 |
Total Bits 1->0 | 83 | 65 | 78.31 |
Ports | 5 | 4 | 80.00 |
Port Bits | 166 | 130 | 78.31 |
Port Bits 0->1 | 83 | 65 | 78.31 |
Port Bits 1->0 | 83 | 65 | 78.31 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
seed_en_i | Unreachable | Unreachable | Unreachable | INPUT | ||
seed_i[39:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
lfsr_en_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
entropy_i[0] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[1] | No | No | No | INPUT | ||
entropy_i[3:2] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[6:4] | No | No | No | INPUT | ||
entropy_i[7] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[9:8] | No | No | No | INPUT | ||
entropy_i[10] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[12:11] | No | No | No | INPUT | ||
entropy_i[13] | Yes | Yes | *T16 | Yes | T16 | INPUT |
entropy_i[15:14] | No | No | No | INPUT | ||
entropy_i[18:16] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[20:19] | No | No | No | INPUT | ||
entropy_i[25:21] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[27:26] | No | No | No | INPUT | ||
entropy_i[30:28] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[32:31] | No | No | No | INPUT | ||
entropy_i[34:33] | Yes | Yes | T16 | Yes | T16 | INPUT |
entropy_i[36:35] | No | No | No | INPUT | ||
entropy_i[39:37] | Yes | Yes | T16 | Yes | T16 | INPUT |
state_o[39:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |