Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522522042 |
558370 |
0 |
0 |
T3 |
913529 |
2186 |
0 |
0 |
T4 |
39786 |
184 |
0 |
0 |
T5 |
114787 |
556 |
0 |
0 |
T6 |
12565 |
0 |
0 |
0 |
T7 |
32157 |
0 |
0 |
0 |
T9 |
0 |
2591 |
0 |
0 |
T10 |
11506 |
0 |
0 |
0 |
T11 |
13890 |
0 |
0 |
0 |
T12 |
13106 |
288 |
0 |
0 |
T27 |
47511 |
374 |
0 |
0 |
T28 |
116418 |
3394 |
0 |
0 |
T38 |
0 |
454 |
0 |
0 |
T39 |
0 |
378 |
0 |
0 |
T106 |
0 |
274 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
522522042 |
558279 |
0 |
0 |
T3 |
913529 |
2186 |
0 |
0 |
T4 |
39786 |
184 |
0 |
0 |
T5 |
114787 |
556 |
0 |
0 |
T6 |
12565 |
0 |
0 |
0 |
T7 |
32157 |
0 |
0 |
0 |
T9 |
0 |
2591 |
0 |
0 |
T10 |
11506 |
0 |
0 |
0 |
T11 |
13890 |
0 |
0 |
0 |
T12 |
13106 |
288 |
0 |
0 |
T27 |
47511 |
374 |
0 |
0 |
T28 |
116418 |
3394 |
0 |
0 |
T38 |
0 |
454 |
0 |
0 |
T39 |
0 |
378 |
0 |
0 |
T106 |
0 |
274 |
0 |
0 |