Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418887820 |
493997 |
0 |
0 |
T3 |
12005 |
96 |
0 |
0 |
T4 |
66620 |
874 |
0 |
0 |
T5 |
25260 |
2 |
0 |
0 |
T6 |
10913 |
0 |
0 |
0 |
T7 |
27700 |
0 |
0 |
0 |
T9 |
0 |
1398 |
0 |
0 |
T10 |
0 |
4808 |
0 |
0 |
T11 |
12540 |
0 |
0 |
0 |
T12 |
8654 |
0 |
0 |
0 |
T13 |
15802 |
188 |
0 |
0 |
T14 |
0 |
1009 |
0 |
0 |
T26 |
0 |
478 |
0 |
0 |
T28 |
9738 |
0 |
0 |
0 |
T40 |
0 |
364 |
0 |
0 |
T71 |
0 |
192 |
0 |
0 |
T115 |
11847 |
0 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
418887820 |
493946 |
0 |
0 |
T3 |
12005 |
96 |
0 |
0 |
T4 |
66620 |
874 |
0 |
0 |
T5 |
25260 |
2 |
0 |
0 |
T6 |
10913 |
0 |
0 |
0 |
T7 |
27700 |
0 |
0 |
0 |
T9 |
0 |
1398 |
0 |
0 |
T10 |
0 |
4808 |
0 |
0 |
T11 |
12540 |
0 |
0 |
0 |
T12 |
8654 |
0 |
0 |
0 |
T13 |
15802 |
188 |
0 |
0 |
T14 |
0 |
1009 |
0 |
0 |
T26 |
0 |
478 |
0 |
0 |
T28 |
9738 |
0 |
0 |
0 |
T40 |
0 |
364 |
0 |
0 |
T71 |
0 |
192 |
0 |
0 |
T115 |
11847 |
0 |
0 |
0 |