Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461249151 |
541800 |
0 |
0 |
T4 |
27882 |
318 |
0 |
0 |
T5 |
10391 |
92 |
0 |
0 |
T6 |
52088 |
286 |
0 |
0 |
T7 |
77506 |
96 |
0 |
0 |
T11 |
97107 |
136 |
0 |
0 |
T12 |
16199 |
0 |
0 |
0 |
T13 |
48085 |
968 |
0 |
0 |
T17 |
0 |
1152 |
0 |
0 |
T30 |
39493 |
372 |
0 |
0 |
T106 |
50219 |
0 |
0 |
0 |
T107 |
29819 |
140 |
0 |
0 |
T108 |
0 |
284 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
461249151 |
541737 |
0 |
0 |
T4 |
27882 |
318 |
0 |
0 |
T5 |
10391 |
92 |
0 |
0 |
T6 |
52088 |
286 |
0 |
0 |
T7 |
77506 |
96 |
0 |
0 |
T11 |
97107 |
136 |
0 |
0 |
T12 |
16199 |
0 |
0 |
0 |
T13 |
48085 |
968 |
0 |
0 |
T17 |
0 |
1152 |
0 |
0 |
T30 |
39493 |
372 |
0 |
0 |
T106 |
50219 |
0 |
0 |
0 |
T107 |
29819 |
140 |
0 |
0 |
T108 |
0 |
284 |
0 |
0 |