Assertions
dashboard | hierarchy | modlist | groups | tests | asserts
Assertions by Category
ASSERTPROPERTIESSEQUENCES
Total1457020
Category 01457020


Assertions by Severity
ASSERTPROPERTIESSEQUENCES
Total1457020
Severity 01457020


Summary for Assertions
NUMBERPERCENT
Total Number1457100.00
Uncovered543.71
Success140396.29
Failure00.00
Incomplete110.75
Without Attempts50.34


Summary for Cover Sequences
NUMBERPERCENT
Total Number20100.00
Uncovered00.00
All Matches20100.00
First Matches20100.00
Go previous page
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETE
tb.dut.u_otp_ctrl_dai.PartInitReqKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.PartSelMustBeOnehot_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.ScrmblBlockWidthGe8_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.ScrmblCmdKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.ScrmblDataKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.ScrmblModeKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.ScrmblMtxReqKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.ScrmblSelKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.ScrmblValidKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.gen_part_sel[0].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[10].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[1].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[2].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[3].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[4].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[5].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[6].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[7].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[8].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.gen_part_sel[9].PartEndMax_A 001153115300
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.CheckHotOne_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.CheckNGreaterZero_A 001153115300
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.GrantKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.IdxKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.Priority_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.ReqImpliesValid_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.u_part_sel_idx.ValidKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_dai.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_dai.u_state_regs_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.EdnReqKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.EntropyWidthDividesDigestBlockWidth_A 001153115300
tb.dut.u_otp_ctrl_kdi.FlashOtpKeyRspKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.FsmErrKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.KeyNonceSize0_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize1_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize2_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize3_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize4_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize5_A 001153115300
tb.dut.u_otp_ctrl_kdi.KeyNonceSize6_A 001153115300
tb.dut.u_otp_ctrl_kdi.NonceWidth_A 001153115300
tb.dut.u_otp_ctrl_kdi.OtbnOtpKeyRspKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.ScrmblCmdKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.ScrmblDataKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.ScrmblModeKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.ScrmblMtxReqKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.ScrmblSelKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.ScrmblValidKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.SramOtpKeyRspKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.u_req_arb.CheckHotOne_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.u_req_arb.CheckNGreaterZero_A 001153115300
tb.dut.u_otp_ctrl_kdi.u_req_arb.GntImpliesReady_A 005067892424350300
tb.dut.u_otp_ctrl_kdi.u_req_arb.GntImpliesValid_A 005067892424350300
tb.dut.u_otp_ctrl_kdi.u_req_arb.GrantKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.u_req_arb.IdxKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.u_req_arb.IndexIsCorrect_A 005067892424350300
tb.dut.u_otp_ctrl_kdi.u_req_arb.LockArbDecision_A 005067892426018781400
tb.dut.u_otp_ctrl_kdi.u_req_arb.NoReadyValidNoGrant_A 0050678924244573664000
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReadyAndValidImplyGrant_A 005067892424350300
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqAndReadyImplyGrant_A 005067892424350300
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqImpliesValid_A 005067892426023339800
tb.dut.u_otp_ctrl_kdi.u_req_arb.ReqStaysHighUntilGranted0_M 005067892426018781400
tb.dut.u_otp_ctrl_kdi.u_req_arb.ValidKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_kdi.u_req_arb.gen_data_port_assertion.DataFlow_A 005067892424350300
tb.dut.u_otp_ctrl_kdi.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_kdi.u_state_regs_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.ErrorKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.LcAckKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.LcErrKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.LcValueMustBeWiderThanNativeOtpWidth_A 001153115300
tb.dut.u_otp_ctrl_lci.LciIdleKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.OtpAddrKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.OtpCmdKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.OtpReqKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.OtpSizeKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.OtpWdataKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lci.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_lci.u_state_regs_A 0050678924250597003800
tb.dut.u_otp_ctrl_lfsr_timer.ChkPendingKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lfsr_timer.ChkTimeoutKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lfsr_timer.CnstyChkReqKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lfsr_timer.EdnIsWideEnough_A 001153115300
tb.dut.u_otp_ctrl_lfsr_timer.EdnReqKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lfsr_timer.IntegChkReqKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_lfsr_timer.u_prim_double_lfsr.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_lfsr_timer.u_state_regs_A 0050678924250597003800
tb.dut.u_otp_ctrl_scrmbl.CheckNumDecKeys_A 0050678924224002700
tb.dut.u_otp_ctrl_scrmbl.CheckNumDigest1_A 0050678924214780900
tb.dut.u_otp_ctrl_scrmbl.CheckNumEncKeys_A 0050678924225624400
tb.dut.u_otp_ctrl_scrmbl.DecKeyLutKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_scrmbl.DigestConstLutKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_scrmbl.DigestIvLutKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_scrmbl.EncKeyLutKnown_A 0050678924250597003800
tb.dut.u_otp_ctrl_scrmbl.NumMaxPresentRounds_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds0_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumPhysRounds1_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedNumRounds_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_dec.SupportedWidths_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds0_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumPhysRounds1_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedNumRounds_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_prim_present_enc.SupportedWidths_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_otp_ctrl_scrmbl.u_state_regs_A 0050678924250597003800
tb.dut.u_otp_rsp_fifo.DataKnown_A 005067892421705789000
tb.dut.u_otp_rsp_fifo.DepthKnown_A 0050678924250597003800
tb.dut.u_otp_rsp_fifo.RvalidKnown_A 0050678924250597003800
tb.dut.u_otp_rsp_fifo.WreadyKnown_A 0050678924250597003800
tb.dut.u_otp_rsp_fifo.gen_normal_fifo.depthShallNotExceedParamDepth 005067892421705789000
tb.dut.u_part_sel_idx.CheckHotOne_A 0050678924250597003800
tb.dut.u_part_sel_idx.CheckNGreaterZero_A 001153115300
tb.dut.u_part_sel_idx.GrantKnown_A 0050678924250597003800
tb.dut.u_part_sel_idx.IdxKnown_A 0050678924250597003800
tb.dut.u_part_sel_idx.Priority_A 0050678924250597003800
tb.dut.u_part_sel_idx.ReqImpliesValid_A 0050678924250597003800
tb.dut.u_part_sel_idx.ValidKnown_A 0050678924250597003800
tb.dut.u_prim_edn_req.DataOutputDiffFromPrev_A 0050678924227020978900
tb.dut.u_prim_edn_req.DataOutputValid_A 0050678924227605900
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 0050678924255239300
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 0050678924255234300
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckAckNeedsReq 00133001940355254600
tb.dut.u_prim_edn_req.u_prim_sync_reqack_data.u_prim_sync_reqack.SyncReqAckHoldReq 0050678924227593400
tb.dut.u_prim_lc_sync_check_byp_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_check_byp_en.OutputsKnown_A 0050678924250597003800
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.OutputsKnown_A 0050678924250597003800
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_dft_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_dft_en.OutputsKnown_A 0050678924250597003800
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_escalate_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_escalate_en.OutputsKnown_A 0050678924250597003800
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.OutputsKnown_A 0050678924250597003800
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_seed_hw_rd_en.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_prim_lc_sync_seed_hw_rd_en.OutputsKnown_A 0050678924250597003800
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_reg_core.en2addrHit 00509970719890975500
tb.dut.u_reg_core.reAfterRv 00509970719890975500
tb.dut.u_reg_core.rePulse 00509970719699842000
tb.dut.u_reg_core.u_chk.PayLoadWidthCheck 001328132800
tb.dut.u_reg_core.u_reg_if.AllowedLatency_A 001328132800
tb.dut.u_reg_core.u_reg_if.MatchedWidthAssert 001328132800
tb.dut.u_reg_core.u_reg_if.u_err.dataWidthOnly32_A 001328132800
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.DataWidthCheck_A 001328132800
tb.dut.u_reg_core.u_reg_if.u_rsp_intg_gen.PayLoadWidthCheck 001328132800
tb.dut.u_reg_core.u_rsp_intg_gen.DataWidthCheck_A 001328132800
tb.dut.u_reg_core.u_rsp_intg_gen.PayLoadWidthCheck 001328132800
tb.dut.u_reg_core.u_socket.NotOverflowed_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DataKnown_A 005099707196869025200
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.DepthKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.RvalidKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.WreadyKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.fifo_h.reqfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DataKnown_A 005099707196382906100
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.DepthKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.RvalidKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.WreadyKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.fifo_h.rspfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DataKnown_A 005099707192945298300
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.DepthKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.RvalidKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.WreadyKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DataKnown_A 005099707192423733500
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.DepthKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.RvalidKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.WreadyKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[0].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DataKnown_A 005099707192800997500
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.DepthKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.RvalidKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.WreadyKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.reqfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DataKnown_A 005099707193959172600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.DepthKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.RvalidKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.WreadyKnown_A 0050997071950909778600
tb.dut.u_reg_core.u_socket.gen_dfifo[1].fifo_d.rspfifo.gen_passthru_fifo.paramCheckPass 001328132800
tb.dut.u_reg_core.u_socket.maxN 001328132800
tb.dut.u_reg_core.wePulse 00509970719191133500
tb.dut.u_scrmbl_mtx.CheckHotOne_A 0050678924250597003800
tb.dut.u_scrmbl_mtx.CheckNGreaterZero_A 001153115300
tb.dut.u_scrmbl_mtx.GrantKnown_A 0050678924250597003800
tb.dut.u_scrmbl_mtx.IdxKnown_A 0050678924250597003800
tb.dut.u_scrmbl_mtx.NoReadyValidNoGrant_A 0050678924246428724300
tb.dut.u_scrmbl_mtx.ReqImpliesValid_A 005067892424168279500
tb.dut.u_scrmbl_mtx.ValidKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.AddrOutKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.DataIntgOptions_A 001153115300
tb.dut.u_tlul_adapter_sram.ReqOutKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.SramDwHasByteGranularity_A 001153115300
tb.dut.u_tlul_adapter_sram.SramDwIsMultipleOfTlulWidth_A 001153115300
tb.dut.u_tlul_adapter_sram.TlOutKnownIfFifoKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.TlOutValidKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.WdataOutKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.WeOutKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.WmaskOutKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.adapterNoReadOrWrite 001153115300
tb.dut.u_tlul_adapter_sram.rvalidHighReqFifoEmpty 005067892429791000
tb.dut.u_tlul_adapter_sram.rvalidHighWhenRspFifoFull 005067892429791000
tb.dut.u_tlul_adapter_sram.u_err.dataWidthOnly32_A 001153115300
tb.dut.u_tlul_adapter_sram.u_reqfifo.DataKnown_A 005067892422474426400
tb.dut.u_tlul_adapter_sram.u_reqfifo.DepthKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_reqfifo.RvalidKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_reqfifo.WreadyKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_reqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 005067892422474426400
tb.dut.u_tlul_adapter_sram.u_rsp_gen.DataWidthCheck_A 001153115300
tb.dut.u_tlul_adapter_sram.u_rsp_gen.PayLoadWidthCheck 001153115300
tb.dut.u_tlul_adapter_sram.u_rspfifo.DataKnown_A 0050678924222998700
tb.dut.u_tlul_adapter_sram.u_rspfifo.DepthKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_rspfifo.RvalidKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_rspfifo.WreadyKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_rspfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0050678924222998700
tb.dut.u_tlul_adapter_sram.u_sram_byte.SramReadbackAndIntg 001153115300
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DataKnown_A 0050678924262402900
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.DepthKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.RvalidKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.WreadyKnown_A 0050678924250597003800
tb.dut.u_tlul_adapter_sram.u_sramreqfifo.gen_normal_fifo.depthShallNotExceedParamDepth 0050678924262402900
tb.dut.u_tlul_lc_gate.u_err_en_sync.NumCopiesMustBeGreaterZero_A 001153115300
tb.dut.u_tlul_lc_gate.u_err_en_sync.OutputsKnown_A 0050678924250597003800
tb.dut.u_tlul_lc_gate.u_err_en_sync.gen_no_flops.OutputDelay_A 0050678924250597003800
tb.dut.u_tlul_lc_gate.u_state_regs.AssertConnected_A 001153115300
tb.dut.u_tlul_lc_gate.u_state_regs_A 0050678924250597003800
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.DataWidthCheck_A 001153115300
tb.dut.u_tlul_lc_gate.u_tlul_err_resp.u_intg_gen.PayLoadWidthCheck 001153115300

Assertions Incomplete:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.u_edn_arb.RoundRobin_A 00506789242001153
tb.dut.u_otp_arb.RoundRobin_A 00506789242001153
tb.dut.u_otp_ctrl_kdi.u_req_arb.RoundRobin_A 00506789242001153
tb.dut.u_prim_edn_req.u_prim_packer_fifo.DataOStableWhenPending_A 00506789242001153
tb.dut.u_prim_lc_sync_check_byp_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_creator_seed_sw_rw_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_dft_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_escalate_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_owner_seed_sw_rw_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_prim_lc_sync_seed_hw_rd_en.gen_flops.OutputDelay_A 0050678924250593118303459
tb.dut.u_scrmbl_mtx.RoundRobin_A 00506789242001153

Assertions Without Attempts:
ASSERTIONSCATEGORYSEVERITYATTEMPTSREAL SUCCESSESFAILURESINCOMPLETESRC
tb.dut.gen_partitions[5].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[6].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[7].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[8].gen_buffered.u_part_buf.OtpErrorState_A 000000
tb.dut.gen_partitions[9].gen_buffered.u_part_buf.OtpErrorState_A 000000


Detail Report for Cover Sequences

Cover Sequences All Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00509971630107710770
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 005099716302072070
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 005099716302092090
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 005099716301381380
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0050997163041410
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 005099716301151150
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 0050997163099990
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00509971630423942390
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 00509971630712471240
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 00509971630299437029943701227
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 005099716302092090
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 0050997163066660
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 0050997163074740
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 0050997163045450
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 00509971630770
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 0050997163043430
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 0050997163018180
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00509971630117311730
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 00509971630238323830
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 00509971630537835378359

Cover Sequences First Matches:
COVER SEQUENCESCATEGORYSEVERITYATTEMPTSALL MATCHESFIRST MATCHESINCOMPLETESRC
tb.dut.core_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 00509971630107710770
tb.dut.core_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 005099716302072070
tb.dut.core_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 005099716302092090
tb.dut.core_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 005099716301381380
tb.dut.core_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 0050997163041410
tb.dut.core_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 005099716301151150
tb.dut.core_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 0050997163099990
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00509971630423942390
tb.dut.core_tlul_assert_device.gen_device_cov.b2bReq_C 00509971630712471240
tb.dut.core_tlul_assert_device.gen_device_cov.b2bSameSource_C 00509971630299437029943701227
tb.dut.prim_tlul_assert_device.gen_device_cov.aValidNotAccepted_C 005099716302092090
tb.dut.prim_tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C 0050997163066660
tb.dut.prim_tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C 0050997163074740
tb.dut.prim_tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C 0050997163045450
tb.dut.prim_tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C 00509971630770
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C 0050997163043430
tb.dut.prim_tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C 0050997163018180
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C 00509971630117311730
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bReq_C 00509971630238323830
tb.dut.prim_tlul_assert_device.gen_device_cov.b2bSameSource_C 00509971630537835378359