Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506789242 |
552393 |
0 |
0 |
T2 |
66604 |
412 |
0 |
0 |
T3 |
10510 |
0 |
0 |
0 |
T4 |
46824 |
360 |
0 |
0 |
T5 |
120327 |
290 |
0 |
0 |
T6 |
0 |
1252 |
0 |
0 |
T7 |
0 |
784 |
0 |
0 |
T9 |
5172 |
0 |
0 |
0 |
T10 |
16500 |
0 |
0 |
0 |
T11 |
15126 |
0 |
0 |
0 |
T12 |
13669 |
92 |
0 |
0 |
T13 |
10762 |
0 |
0 |
0 |
T15 |
0 |
1524 |
0 |
0 |
T17 |
0 |
520 |
0 |
0 |
T31 |
24073 |
68 |
0 |
0 |
T111 |
0 |
90 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506789242 |
552343 |
0 |
0 |
T2 |
66604 |
412 |
0 |
0 |
T3 |
10510 |
0 |
0 |
0 |
T4 |
46824 |
360 |
0 |
0 |
T5 |
120327 |
290 |
0 |
0 |
T6 |
0 |
1252 |
0 |
0 |
T7 |
0 |
784 |
0 |
0 |
T9 |
5172 |
0 |
0 |
0 |
T10 |
16500 |
0 |
0 |
0 |
T11 |
15126 |
0 |
0 |
0 |
T12 |
13669 |
92 |
0 |
0 |
T13 |
10762 |
0 |
0 |
0 |
T15 |
0 |
1524 |
0 |
0 |
T17 |
0 |
520 |
0 |
0 |
T31 |
24073 |
68 |
0 |
0 |
T111 |
0 |
90 |
0 |
0 |